`US 6,509,234 B1
`(10) Patent No.:
`
` Krivokapic (45) Date of Patent: Jan. 21, 2003
`
`
`US006509234B1
`
`
`
`S.C. y0days.
`
`9/1996 Luetal.
`5,552,620 A *
`10/1996 Hwang
`5,567,966 A
`1/2000 Wallaceetal.
`6,013,553 A
`5/2000 Wu
`6,020,024 A
`5/2000 Wu
`6,060,749 A
`8/2000 Gardneretal.
`6,100,204 A
`6,127,216 A * 10/2000 Yu
`6,127,699 A * 10/2000 Nietal.
`6,159,781 A * 12/2000 Panetal.
`6,333,229 B1 * 12/2001 Furukawaetal.
`6,348,385 Bl *
`2/2002 Cha et al.
`6,452,229 B1 *
`9/2002 Krivokapic
`
`(54) METHOD OF FABRICATING AN
`ULTRA-THIN FULLY DEPLETED SOI
`DEVICE WITH T-SHAPED GATE
`
`(75)
`
`Inventor: Zoran Krivokapic, Santa Clara, CA
`(US)
`
`(73) Assignee: Advanced Micro Devices, Inc.,
`Sunnyvale, CA (US)
`
`(*) Notice:
`
`Subject to any disclaimer, the term of this
`patent sath)by0 °" adjusted under 35
`
`(21) Appl. No.: 10/200,652
`22)
`Filed:
`]. 22, 2002
`(22)
`File
`Ju
`°
`Related U.S. Application Data
`
`* cited by examiner
`
`Primary Examiner—John F. Niebling
`Assistant Examiner—Stanetta Isaac
`(74) Attorney, Agent, or Firm—Renner, Otto, Boisselle &
`Sklar, LLP
`
`(62) Division of application No. 10/081,104, filed on Feb. 21,
`2002, now Pat. No. 6,452,229.
`ABSTRACT
`©”)
`(51) Unt, C17 vcececcssscsseeeee HOLL 21/336; HOIL 21/00;
`A method of forming a fully depleted semiconductor-on-
`(2) USC]
`438/270: 38097.458/30-
`#38/151; 438572; #38574; 4381576; #38580 TCG sorming aTshapedgateeectodeformed atlast
`(58) Field of Search ....ccc.:scscccssseeeeeeeee 438/149, 151,
`it part
`in a ves formed be a layer of semiconductor
`
`438/270, 297, 303, 572, 574, 575, 576,
`579, 580, 581, 58
`
`(56)
`
`References Cited
`U.S. PATENT DOCUMENTS
`
`or
`.
`.
`material and over a body region that is disposed between a
`:
`.
`.
`source and a drain. The method includes spacing the gate
`electrode from the body by a gate dielectric made from a
`high-K material.
`
`5,358,885 A * 10/1994 Okuetal.
`
`15 Claims, 5 Drawing Sheets
`
`40
`
`40 28
`
`34
`
`40
`
`32
`
`42 ‘Ny
`
`TSMC 1016
`TSMC 1016
`
`
`
`U.S. Patent
`
`Jan. 21, 2003
`
`Sheet 1 of 5
`
`US 6,509,234 B1
`
`
`
`w—-
`
`~—S*F#AG. 1
`
`60
`
`\
`PROVIDE SOI WAFER
`
`IMPLANT SOURCE/DRAIN AND
`ANNEAL
`
`FORM LINER
`
`FORM CONFIGURING LAYER
`
`FORM TEOS LAYER
`
`REMOVE SELECTED PORTIONS
`OF CONFIGURING LAYER/
`LINER
`
`ETCH LAYER OF
`SEMICONDUCTOR MATERIAL
`TO DESIRED THICKNESS
`
`62
`
`64
`
`72
`
`74
`
`76
`
`78
`
`82
`
`86
`
`88
`
`FIG. 2
`
`SE
`
`NDUCTOR M
`
`OXIDIZE LAYER OF
`MICONDUCTOR
`MATER
`FORM SPACERS
`
`IAL
`
`REMOVE OXIDE BETWEEN
`SPACERS
`
`DEPOSIT HIGH-K DIELECTRIC
`
`DEPOSIT GATE ELECTRODE
`MATERIAL
`
`POLISH HIGH-K DIELECTRIC
`AND GATE ELECTRODE
`MATERIAL
`
`REMOVE TEOS LAYER
`
`FORMSILICIDE REGIONS
`
`COMPLETE DEVICE
`FABRICATION AND
`INTERCONNECTION
`
`92
`
`as
`
`96
`
`8
`
`102
`
`106
`
`108
`
`110
`
`112
`
`114
`
`
`
`U.S. Patent
`
`Sheet 2 of 5
`
`Jan.21, 2003
`
`US 6,509,234 B1
`
`
`
`Jan. 21, 2003
`
`Sheet 3 of 5
`
`U.S. Patent
`
`US 6,509,234 B1
`
`»v-
`
` FIG.3D
`
`
`
`U.S. Patent
`
`Jan. 21, 2003
`
`Sheet 4 of 5
`
`US 6,509,234 B1
`
`v-
`
` FIG.3E
`
`
`50°
`
`10'
`
`NY oN 32' 34'
`
`-~—*FG. 4
`
`
`
`U.S. Patent
`
`Jan.21, 2003
`
`Sheet 5 of 5
`
`US 6,509,234 B1
`
`10"
`
`4g" 22"
`
`40" 34"
`
`44"
` 48" 46"
`
`16"
`
`1 8"
`
`20"
`
`
`
`US 6,509,234 B1
`
`1
`METHOD OF FABRICATING AN
`ULTRA-THIN FULLY DEPLETED SOI
`DEVICE WITH T-SHAPED GATE
`
`RELATED APPLICATION DATA
`
`This application is a divisional of U.S. patent application
`Ser. No. 10/081,104 filed Feb. 21, 2002, now U.S. Pat. No.
`6,432,229 the disclosure of which is herein incorporated by
`reference in its entirety.
`
`TECHNICAL FIELD
`
`The present invention relates generally to semiconductor
`devices and the fabrication thereof and, more particularly, to
`a semiconductor device having a thin body region and a
`high-K gate dielectric.
`
`BACKGROUND
`
`A pervasive trend in modern integrated circuit manufac-
`ture is to produce semiconductor devices, such as metal
`oxide semiconductor field effect
`transistors (MOSFETs),
`that are as small as possible. In a typical MOSFET,a source
`and a drain are formed in an active region of a semicon-
`ductor layer by implanting N-type or P-type impurities in the
`layer of semiconductor material. Disposed between the
`source and the drain is a channel(or body) region. Disposed
`above the body region is a gate electrode. The gate electrode
`and the body are spaced apart by a gate dielectric layer.It is
`noted that MOSFETs can be formed in bulk format (for
`example,
`the active region being formed in a silicon
`substrate) or in a semiconductor-on-insulator (SOT) format
`(for example,
`in a silicon film that
`is disposed on an
`insulating layer that
`is,
`in turn, disposed on a silicon
`substrate).
`Although the fabrication of smaller transistors allows
`more transistors to be placed on a single monolithic sub-
`strate for the formation of relatively large circuit systems in
`a relatively small die area, this downscaling can result in a
`number of performance degrading effects. For example,
`certain materials, when used in a down-scaled device, may
`becomeelectrically leaky and can cause reliability prob-
`lems.
`
`Accordingly, there exists a need in the art for semicon-
`ductor devices, such as MOSFETs,that have decreasedsize,
`enhanced performance and enhancedreliability. There also
`exists a need for corresponding fabrication techniques to
`make those semiconductor devices.
`
`SUMMARYOF THE INVENTION
`
`According to one aspect of the invention, a fully depleted
`semiconductor-on-insulator (SOI)
`field effect
`transistor
`(FET) is provided. The FET includes a layer of semicon-
`ductor material disposed over an insulating layer, the insu-
`lating layer disposed over a semiconductor substrate. A
`source and a drain are formed from the layer of semicon-
`ductor material. A body is formed from the layer of semi-
`conductor material and disposed between the source and the
`drain. The layer of semiconductor material is etched such
`that a thickness of the body is less than a thickness of the
`source and the drain and such that a recess is formed in the
`
`layer of semiconductor material over the body. The FET also
`includes a T-shaped gate having a center region formed at
`least in part in the recess and a pair of upper arms extending
`laterally from the center region, the upper armsrespectively
`extending toward a source side of the FET and a drain side
`of the FET. The arms are formed over a configuring layer
`
`10
`
`15
`
`20
`
`25
`
`30
`
`35
`
`40
`
`45
`
`50
`
`60
`
`65
`
`2
`and the gate defines a channelin the body. The gate includes
`a gate electrode spaced apart from the body by a gate
`dielectric made from a high-K material.
`According to another aspect of the invention, a method of
`forming a fully depleted semiconductor-on-insulator (SOT)
`field effect transistor (FET) is provided.
`The method includes providing a layer of semiconductor
`material, the layer of semiconductor material disposed over
`an insulating layer, and the insulating layer disposed over a
`semiconductor substrate; forming a dummygate on the layer
`of semiconductor material; doping the layer of semiconduc-
`tor material to form a source and a drain, and a body region
`between the source and the drain; forming a configuring
`layer over the dummygate and extending laterally from the
`dummy gate over the layer of semiconductor material;
`patterning the configuring layer to provide a source side
`structural surface and a drain side structural surface; remov-
`ing at least a portion of the dummygate; etching the layer
`of semiconductor material
`to form a recess therein,
`the
`recess formed in at least the body region of the layer of
`semiconductor material such that a thickness of the body is
`less than a thickness of the source and the drain; and forming
`a T-shaped gate a having a center region formedat least in
`part
`in the recess and a first and a second upper arm
`extending laterally from the center region, the first upper
`arm extending toward a source side of the FET and disposed
`on the source side structural surface and the second upper
`arm extending toward a drain side of the FET and disposed
`on the drain side structural surface,
`the gate defining a
`channel in the body, and the gate including a gate electrode
`spaced apart from the body by a gate dielectric made from
`a high-K material.
`
`BRIEF DESCRIPTION OF DRAWINGS
`
`These and further features of the present invention will be
`apparent with reference to the following description and
`drawings, wherein:
`FIG. 1 is a schematic block diagram of an example
`semiconductor device formed in accordance with the present
`invention;
`FIG. 2 is a flow chart illustrating a method of forming the
`semiconductor device of FIG. 1;
`FIGS. 3A through 3E illustrate the semiconductor device
`of FIG. 1 in various stages of manufacture;
`FIG. 4 is a schematic block diagram of another example
`semiconductor device formed in accordance with the present
`invention; and
`FIG. 5 is a schematic block diagram of yet another
`example semiconductor device formed in accordance with
`the present invention.
`DISCLOSURE OF INVENTION
`
`In the detailed description that follows, identical compo-
`nents have been given the same reference numerals, regard-
`less of whether they are shown in different embodiments of
`the present invention. To illustrate the present invention in a
`clear and concise manner, the drawings may not necessarily
`be to scale and certain features may be shown in somewhat
`schematic form.
`
`With reference to FIG. 1, a semiconductor device 10
`fabricated on a wafer 12 according to an example embodi-
`ment of the present invention is illustrated. The illustrated
`semiconductor device 10 is a fully depleted, semiconductor-
`on-insulator (SOD, metal oxide semiconductor field effect
`transistor (MOSFET)used, for example, in the construction
`
`
`
`US 6,509,234 B1
`
`3
`of a complimentary metal oxide semiconductor (CMOS)
`integrated circuit. The semiconductor device 10 has a body
`14 having a thickness of less than about 50 A. In one
`embodiment, the body 14 has a thickness of about 25 Ato
`about 50 A.
`
`As one skilled in the art will appreciate, the illustrated
`MOSFETis merely exemplary and the structures and the
`techniques for fabricating the semiconductor device 10
`described herein can be used for other types of semicon-
`ductor devices (e.g., other types of transistors, memory cells,
`etc.). Although only one semiconductor device 10 is
`illustrated, one skilled in the art will appreciate that multiple
`semiconductor devices, of any type (including N-channel
`devices and P-channel devices), can be formed on the wafer
`12.
`
`10
`
`15
`
`4
`the gate 28 is at least partially disposed. The recess is formed
`by removing a portion of the layer of semiconductor mate-
`rial 16 between the source 22 and the drain 24 such that the
`body 14 is formed with a relatively thin thickness (e.g., less
`than about 50 A). As illustrated, portions of the source 22
`and the drain 24 can be shaped by removalof a portion of
`the layer of semiconductor material 16 to effectively form
`extension regions of the source 22 and the drain 24.
`The gate electrode 32 can be made from a metal (e.g.,
`tungsten, tantalum, aluminum, nickel, ruthenium, rhodium,
`palladium,platinum,titanium, molybdenum,etc) or a metal
`containing compound (e.g.,
`titanium nitride,
`tantalum
`nitride, ruthenium oxide, etc.). If desired, a doped semicon-
`ductor (e.g., polycrystalline silicon, polycrystalline silicon-
`germanium,etc.) could also be used for the gate electrode
`32. The material of the gate electrode 32 can also be
`The semiconductor device 10 is formed using a layer of
`separately selected for N-channel devices and P-channel
`semiconductor material 16. As illustrated, the layer of semi-
`devices. By way of example, aluminum can beselected for
`conductor material 16 can be a semiconductor film (for
`an NMOSdevice and ruthenium or ruthenium oxide can be
`example, comprised of silicon, silicon-germanium, or the
`20
`selected for PMOSdevices.
`like) that is formed onalayer of insulating material 18 (for
`example, a buried oxide (BOX)layer). The insulating layer
`Disposed adjacent each sidewall of the gate electrode 32
`18 is, in turn, formed on a semiconductor substrate 20 (also
`is a spacer 36. The spacers are separated from the gate
`referred to in the art as a handle wafer) so that the resultant
`electrode 32 by the gate dielectric 34. Such a configuration
`devices (e.g., semiconductor device 10) are formed in SOI
`is a result of the spacers 36 being formed priorto the gate
`format.
`dielectric 34. The gate dielectric 34 is formed as a conformal
`The semiconductor device 10 includes a source 22 and a
`layer over the spacers 36 and the body region 14, which is
`followed by formation of the gate electrode 32 as will be
`described in greater detail below. In one embodiment, the
`spacers 36 are formed from a nitride. Alternatively,
`the
`spacers could be formed from an oxide or an undoped
`semiconductor material, such as polycrystalline silicon.
`In one embodiment, the gate dielectric 34 is made from a
`high-K material or a stack of materials to form a high-K
`dielectric stack. As used herein, a “high-K material” or a
`“high-K dielectric material” refers to a material, or stack of
`materials, having a relative permittivity in one embodiment
`of about ten (10) or more, and in another embodiment of
`about twenty (20) or more. Relative permittivity is the ratio
`of the absolute permittivity (e) found by measuring capaci-
`tance of the material to the permittivity of free space (€),
`that is K=e/e,. High-K materials will be described in greater
`detail below. Although other materials can be selected for
`the gate dielectric 40, hafnium oxide (e.g., HfO.), zirconium
`oxide (e.g., ZrO.), cerium oxide (CeO,), aluminum oxide
`(e.g., Al,O5), titanium oxide (TiO.), yttrium oxide (Y,03),
`barium strontium titanate (BST) are example suitable mate-
`rials for the gate dielectric 34. In addition, all binary and
`ternary metal oxides and ferroelectric materials having a K
`higher than, in one embodiment, about twenty (20) can be
`used for the gate dielectric 34.
`In an alternative embodiment, the gate dielectric 34 can be
`made from a standard-K material. As used herein, the term
`“standard-K material” or “standard-K dielectric material”
`
`drain 24. The body 14 is disposed between the source 22 and
`the drain 24. The source 22, the drain 24 and the body 14 are
`formed from the layer of semiconductor material 16 as will
`be described in greater detail below.
`In the illustrated
`embodiment, the body 24 is undoped, but the source 22 and
`the drain 24 are doped with an appropriate dopant (e.g.,
`N+doping or P+doping). Alternatively, the body 14 can be
`doped as desired. Together, the source 22, the drain 24 and
`the body 14 form an active region 26. The active region 26
`can be defined by isolation regions (not shown), such as
`shallow trench isolation (STI) regions as is well known in
`the art.
`
`The source 22 and the drain 24 are relatively thick so as
`to have low parasitic resistance. In one embodiment, the
`thickness of the source 22 and the drain 24 is about 400 A
`less an amount of semiconductor material consumed by
`silicidation as discussed below in greater detail. As
`indicated, the bodyis relatively thin (e.g., less than about 50
`A). Arelatively thin body assists in controlling short channel
`effects (SCE). SCE generally occur when the gate does not
`have adequate control over the channel region, and can
`include threshold voltage (V,) roll-off, off current (loff)
`roll-up and drain induced barrier lowering (DIBL). As the
`physical dimensions decrease, SCE can become more
`severe. SCE is the result of intrinsic properties of the
`crystalline materials used in the FET devices. Namely, the
`band gap and built-in potential at
`the source/body and
`drain/body junctions are non-scalable with the reduction of
`physical device dimensions, such as a reduction in channel
`length.
`A gate 28 is disposed over the body 14 and defines a
`channel 30 within the body 14 (the channel 30 being
`interposed between the source 22 and the drain 24 and
`controlled by a work function of the gate 28). The gate 28
`includes a gate electrode 32 spaced apart from the layer of
`semiconductor material 16 by a gate dielectric 34. As will be
`described in greater detail below, the gate 28 generally has
`a “T-shaped” configuration.
`In addition,
`the gate 28 is
`recessed into the layer of semiconductor material 16. Thatis,
`the layer of semiconductor material 16 has a recess in which
`
`25
`
`35
`
`40
`
`45
`
`50
`
`55
`
`60
`
`65
`
`refers to a dielectric material having a relative permittivity,
`or K, of up to about ten (10). Example standard-K materials
`include, for example, silicon dioxide (K of about 3.9),
`silicon oxynitride (K of about 4 to 8 depending on the
`relative content of oxygen and nitrogen) andsilicon nitride
`(K of about 6 to 9).
`Whena high-K material is selected as the gate dielectric
`34, the high-K material can have an equivalent oxide thick-
`ness (EOT) of about one nanometer (1 nm)orless. In the
`semiconductor device 10 described herein, a gate dielectric
`made from a high-K material may be desirable to minimize
`performance degrading effects, such as leakage, that may
`occur whenthe thickness of a standard-K dielectric material
`
`
`
`US 6,509,234 B1
`
`6
`will be selectively reduced to form the body region 14 as
`described below in greater detail. In one embodiment, the
`insulating layer 18 can have a thickness of about 500 A.
`If desired, isolation regions (not shown) can be formed in
`the layer of semiconductor material 16 to define the size and
`placement of multiple active regions 26 (FIG. 1) on the
`wafer 12. The formation of isolation regions, such as STI
`regions, are well knownin the art and will not be described
`in greater detail.
`Next, in step 64, a dummy gate 66 can be formed on the
`layer of semiconductor material 16. The dummy gate 66 can
`include,
`for example, an undoped polysilicon layer 68
`formed over an oxide layer 70. However, one skilled in the
`art will appreciate that any other appropriate material or
`materials can be selected for the dummy gate 66 (e.g.,
`nitrides, oxides, photoresist, etc). The oxide layer 70 can
`assist
`in matching material properties, such as stress
`parameters, between the polysilicon layer 68 andthe layer of
`semiconductor material 16 during, for example, high tem-
`perature processing. The dummy gate 66 can be formed by
`convention processing, such as growing or depositing a
`layer (or layers) of the desired material(s) and patterning the
`layer(s) with an appropriate technique, such as photolithog-
`raphy.
`Next, in step 72, the source 22 and the drain 24 can be
`doped by implanting an appropriate dopant species. Briefly,
`for a P-type source/drain, ions such as boron, gallium or
`indium can be implanted. For an N-type source/drain, ions
`such as antimony, phosphorousor arsenic can be implanted.
`In one embodiment of the invention,
`the semiconductor
`device 10 is configured as an N-channel device and the
`source 22 and the drain 24 are implanted with phosphorous
`with an energy of about 5 keV to 10 keV and a dose of about
`2x107° atoms/cm? to about 4x10"° atoms/cm?. The ions
`used to form the source 22 and the drain 24 may diffuse
`under the dummygate 66 is conventional. Following source/
`drain ion implantation,
`the wafer 12 can be annealed to
`activate the dopant species. For example, in the forgoing
`example where phosphorous has been implanted, the wafer
`12 can be annealed at about 1000° C. for about 10 seconds.
`
`5
`becomes thin (e.g., approaching about 1 nm). A high-K
`dielectric allows for the establishment of a suitable capaci-
`tance with a physically thicker dielectric layer. For example,
`a nitride gate dielectric having a K of about 7.8 and a
`thickness of about 10 nm is substantially electrically equiva-
`lent to an oxide gate dielectric having a K of about 3.9 and
`a thickness of about 5 nm. In addition, devices fabricated
`with a high-K dielectric layer tend to have improved reli-
`ability.
`An oxide layer 38 (e.g., silicon oxide) can be disposed
`between the spacers 36 and the layer of semiconductor
`material 16. In the illustrated embodiment, the oxide layer
`38 is formed between a source side spacer 36 and the source
`22 and the oxide layer 38 is formed between a drain side
`spacer 36 and the drain 24. These oxide portions can be
`fabricated in separate processing steps or, as will be
`described in greater detail below, from onelayer of material.
`In one embodiment, the oxide layer 38 is formed by con-
`suming about 25 A to about 50 A of semiconductor material
`from the layer of semiconductor material 16.
`When a high-K material is selected as the gate dielectric
`34, a buffer interface (not shown) can be used between the
`layer of semiconductor material 16 and the gate dielectric
`34. The buffer interface can be, for example, an oxide layer
`having a thickness of about 0.5 nm to about 0.7 nm. The
`buffer interface acts to reduce diffusion and/or penetration of
`atoms from the high-K dielectric material into the layer of
`semiconductor material 16 that could lead to a degradation
`in channel mobility. In addition, the buffer interface may act
`to retard reaction of the high-K material with the layer of
`semiconductor material 16. In one embodiment, the buffer
`interface can be formed from the samelayer of material used
`to form the oxide layer 38.
`As indicated above andas illustrated by example in FIG.
`1, the gate 28 has a T-shape. The gate 28 includes upper arms
`40 that extend laterally from a center region 42 of the gate
`28. The arms 40 are formed over a configuring layer 44. As
`will be discussed in greater detail below, the configuring
`layer 44 is formedto assisting in defining the configuration
`of the gate 28. In one embodiment, the configuring layer 44
`With additional reference to FIG. 3B,
`the method 60
`is made fromanitride (e.g., silicon nitride), although other
`continues in step 74 where the liner 46 is formed. The liner
`appropriate materials can also be used. A liner 46 can be
`46 is formed as a conformal layer over the dummy gate 66
`disposed between the configuring layer 44 and the layer of
`and the layer of semiconductor material 16. The liner 46 can
`semiconductor material 16.
`be formed from an oxide (e.g., silicon oxide) or other
`appropriate material and can havea thickness of about 50 A.
`the semiconductor device 10 is
`In one embodiment,
`provided with a source contact 48 and a drain contact 50.
`Theliner 46 can assist in matching material properties, such
`The contacts 48, 50 can be made fromasilicide. Thesilicide
`as stress parameters, between the configuring layer 44 and
`can be formed by reacting a metal (such as cobalt or nickel)
`the layer of semiconductor material 16 during, for example,
`with the layer of semiconductor material 16 to form, for
`high temperature processing. In addition, the liner 46 can
`example, CoSi, or NiSi.
`allow for etching of the configuring layer 44 and/or spacers
`36 while minimizing damage to the underlying layer of
`Other components, such as a gate electrode 32 contact, a
`semiconductor material 16.
`cap layer, vias, conductor lines and any other appropriate
`components to interconnect devices formed on the wafer 12,
`can also be provided.
`Referring now to FIG. 2, a method 60 of forming the
`semiconductor device 10 is illustrated. With additional ref-
`
`10
`
`15
`
`20
`
`25
`
`30
`
`35
`
`45
`
`50
`
`55
`
`Thereafter, in step 76, the configuring layer 44 is formed.
`The configuring layer 44 can initially be formed as a
`conformallayer overthe liner 46. Therefore, the conforming
`layer 44 initially is disposed over the dummy gate 66 and
`extendslaterally from the dummygate 66 overthe layer of
`erence to FIG. 3A, the method 60 starts in step 62 where the
`semiconductor material 16. In the illustrated embodiment,
`layer of semiconductor material 16 is provided. As indicated
`60
`the configuring layer 44 is made fromanitride (e.g., silicon
`above,
`the layer of semiconductor material 16 can be a
`nitride) which is deposited over the liner 46 to a thickness of
`semiconductor film (such as a silicon film or a silicon-
`about 300 A to about 500 A. As will be described in greater
`germanium film) formed as part of a SOI substrate stack. In
`detail below, the configuring layer 44 is patterned in subse-
`such an arrangement, the layer of semiconductor material 16
`quent processing to provide a structural surface upon which
`is formed on the insulating layer 18, which is formed on the
`the arms 40 of the gate 28 can be formed.
`semiconductor substrate 20. In one embodiment,the layer of
`semiconductor material 16 can have a thickness of about 400
`The method 60 continues in step 78 where a tetraethyl-
`A. The thickness of the layer of semiconductor material 16
`ortho-silicate (TEOS) oxide layer 80 can be formed overthe
`
`65
`
`
`
`US 6,509,234 B1
`
`7
`configuring layer 44. The TEOS oxide layer 80 provides
`sidewalls to assist in the formation of the T-shaped gate as
`will be described in greater detail below. As one skilled in
`the art will appreciate, the layer 44 can be formed from a
`material source other than TEOS. The TEOSlayer 44 can be
`formed to cover the configuring layer 44 and then polished
`back (using, for example, chemical mechanical planariza-
`tion (CMP)) to have an upper surface that is generally even
`with an upper surface of a portion of the configuring layer
`44 that is disposed over the dummy gate 66.
`Next, in step 82 and with additional reference to FIG. 3C,
`a portion of the configuring layer 44 is removed to provide
`structural surfaces 84 upon which the arms 40 ofthe gate 28
`can be formed. In the illustrated embodiment, about 600 A
`of the configuring layer 44 can be removed. If nitride is
`selected as the material for the configuring layer, a hot
`phosphoric acid etch can be used to remove the undesired
`portion of the configuring layer 44.
`Also in step 82, a portion of the liner 46 can be removed
`to remove oxide that is formed over the dummygate 66. In
`one embodiment, portions of the liner 46 that become
`exposed after patterning of the conforming layer 44 can be
`removed by a hydrofluoric (HF) acid dip.
`Thereafter, in step 86, the dummygate 66 is removed. In
`the illustrated embodiment, the dummy gate 66 includes a
`layer 68 of polycrystalline silicon which can be removed
`using a reactive ion etch (RIE)etch carried out for about ten
`seconds to about twenty seconds. The dummygate 66 can
`also include the underlying oxide layer 70 that can also be
`removed with an appropriate etch technique.
`Thereafter, in step 88, the layer of semiconductor material
`16 is etched to form a recess 90 in which the gate 28 will be
`formed as described belowin greater detail. In the illustrated
`embodiment wherethe layer of semiconductor material 16 is
`formed from silicon, the layer of semiconductor material 16
`can be etched using RIE so that about 50 A to about 100 A
`of silicon remains over the isolating layer 18 (e.g., an RIE
`carried out for about six seconds to about twelve seconds).
`Alternatively, wet chemical etching such as with ammonium
`hydroxide (e.g., NH,OH) can be used. The amount of
`remaining semiconductor material will depend on the
`desired end thickness of the body region 14 following the
`completion of subsequent processing steps described below
`that may consume additional portions of the semiconductor
`material from the layer of semiconductor material 16. In the
`illustrated embodiment, the layer of semiconductor material
`16 has an initial thickness of about 400A. Therefore, in the
`illustrated embodiment, about 300 A to about 350 A of
`semiconductor material can be removed from the layer of
`semiconductor material 16.
`
`Next, in step 92, the layer of semiconductor material 16
`is oxidized to form the oxide layer 38. The oxide layer 38 is
`formed from exposed portions of the layer of semiconductor
`material 16 and extends from a portion of the liner 46
`disposed over the source 22 to a portion of the liner 46
`disposed over the drain 24. One reason for oxidizing the
`etched surface of the layer of semiconductor material 16 is
`to reduce the number of defects that may be caused by
`etching of the layer of semiconductor material 16.
`In addition, oxidizing the layer of semiconductor material
`16 is carried out to further reduced the amount of semicon-
`ductor material disposed over the insulating layer 18 in the
`area of the body 14. In the illustrated embodiment, the oxide
`layer 38 can be about 25 A to about 50 A thick. The oxide
`layer 38 can be formed, for example, by exposing the wafer
`to heat (e.g., about 800° C. to about 850° C.) in an oxygen
`
`10
`
`15
`
`20
`
`25
`
`30
`
`35
`
`40
`
`45
`
`50
`
`55
`
`60
`
`65
`
`8
`containing atmosphere. The resulting thickness of the body
`14 will enable the semiconductor device 10 to be fully
`depleted.
`Next, in step 94, the spacers 36 are formed. The spacers
`36 can be formed by depositing a layer of desired material
`to a thickness of about 100 A to about 150 A or,
`alternatively, to overfill the recess 90. In either case, such a
`deposited layer can conform to side walls of the liner 46.
`Alternatively, and as illustrated in FIG. 4, portions of the
`liner 46 that were disposed adjacent sidewalls of the dummy
`gate 66 can be removed in step 86 when the underlying
`oxide layer 70 was removed. In this alternative arrangement,
`the spacer material can be deposited adjacent side walls of
`the configuring layer 44.
`In one embodiment, the material used for the spacers 36
`is a nitride (e.g., silicon nitride). The deposited material can
`then be polished to have an upper surface generally even
`with the upper surface of the TEOSoxide layer 44. Next, the
`material can be anisotropically etched back to the oxide
`layer 38.
`Thereafter, in step 96 and with additional reference to
`FIG. 3D, a portion of the oxide layer 38 formed between the
`spacers 36 can be removed, such as by wet chemical etching.
`Accordingly, the oxide layer 38 can be considered to be a
`sacrificial layer.
`It is noted that the portion of the oxide layer 38 can
`alternatively be kept in place (and thinned, if desired) to
`serve as a buffer interface for the gate dielectric 34. In yet
`another alternative embodiment, the oxide layer 38 can be
`removed between the spacers 38 and replaced by another
`desired layer, including another oxide layer. The formation
`of another oxide layer can be used, for example, to finely
`tune the thickness of the body 14 and/or to form a buffer
`interface. In one example, the layer of semiconductor mate-
`rial 16 can be oxidized to consumeadditional semiconductor
`material, such as by a low temperature (about 500° C.)
`thermal oxidation process. In another example, oxide mate-
`rial can be deposited, such as by a remote plasma deposition
`process, an atomic layer deposition (ALD) process or the
`like. A deposited layer, in most circumstances, would be
`formed as a conformal layer such that oxide would also be
`formed on exposed surfaces of the TEOS layer 80,
`the
`configuring layer 66, the liner 46 and the spacers 36. Such
`oxide could be selectively removed orleft in place.
`Next, in step 98, a layer of high-K material 100 can be
`formed. The layer of high-K material 100 is used to form the
`gate dielectric 34. The layer of high-K material 100 can be
`deposited as a conformal layer over the layer 80, the layer
`44, the spacers 36 and the exposed portion of the layer of
`semiconductor material 16 between the spacers 36 (or, if
`present, over a buffer interface formed between the spacers
`36). Exemplary high-K materials are identified below in
`Table 1. It is noted that Table 1 is not an exhaustivelist of
`
`high-K materials and other high-K materials may be avail-
`able.
`
`TABLE1
`
`Dielectric Material
`
`aluminum oxide (Al,O3)
`zirconium silicate
`hafnium silicate
`hafnium silicon oxynitride
`hafnium silicon nitride
`lanthanum oxide (La,O3)
`
`Approximate Relative
`Permittivity (K)
`
`9-10
`12
`15
`16
`18
`20-30
`
`
`
`US 6,509,234 B1
`
`9
`
`TABLE 1-continued
`
`Dielectric Material
`
`hafnium oxide (HfO,)
`zirconium oxide (ZrO3)
`cerium oxide (CeO3)
`bismuth silicon oxide (Bi,Si,O,,)
`titanium dioxide (TiO)
`tantalum oxide (Ta,Os)
`tungsten oxide (WO,)
`yttrium oxide (Y,O,)
`lanthanum aluminum oxide (LaAlO3)
`barium strontium titanate (Ba,_,Sr,TiO3)
`barium strontium oxide (Ba,_,Sr,O3)
`PbTiO;
`barium titanate (BaTiO)
`strontium titanate SrTiO;
`PbZrO,
`PST (PbSc,Ta,_,O3)
`PZN (PbZn,Nb,_,Os)
`PZT (PbZr,Ti,_,O3)
`PMN (PbMg,Nb,_,0;)
`
`Approximate Relative
`Permittivity (K)
`
`40
`25
`26
`35-75
`30
`26
`42
`20
`25
`~20—~200
`~20—~200
`~20—~200
`~20—~200
`~20—~200
`~20—~200
`3000
`~500—~5000
`~150-~1000
`~500—~5000
`
`10
`platinum,titanium, molybdenum,etc) or a metal containing
`compound (e.g., titanium nitride, tantalum nitride, ruthe-
`nium oxide, etc.). If desired, a semiconductor (e.g., poly-
`crystalline silicon, polycrystalline silicon-germanium,etc.)
`could also be used. The gate electrode material layer 104 can
`be selected for N-channel devices(e.g., tungsten, tantalum,
`aluminum,
`titanium nitride,
`tantalum nitride) or
`for
`P-channel devices (e.g.,
`tungsten, nickel,
`ruthenium,
`rhodium, palladium, platinum,
`titanium nitride,
`tantalum
`nitride or ruthenium oxide).
`Thereafter, in step 106 and with additional reference to
`FIG. 3E, the layer of gate electrode material 1