`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Global Foundaries US v. Godo Kaisha
`Global Ex. 1014
`
`Page 1 of 41
`
`
`
`
`U.S. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 1 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`——— Rac ———*
`
`4 eeETRODE) {LOcgs FILM)
`
`(SIDE WALL)5
`
`
`
`
`
`Fig] a
`VLA
`;
`
`
`
`(SILICON
`(a)
`
`
`| SUBSTRATE)
`(MPURITY
`
`
`
`
`
`OIFFUSION LAYER} 6-7
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Ty
`
`
`
`
`
`(W/TIN/Ti FILM)
`
`
`
`
`
`
`
`
`
`{CONTACT HOLE) 1
`
`
`
`
`
`
`
`
`
`
`
`4
`
`
`{INTERFACE
`
`8 REGION)
`
`
`
`
`
`
`
`(L OW- TEMPERATURE
`
`
`‘1 OXIDE FILM)
`
`
`
`
`
`Fig.1
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`(d)aapeIEKee
`
`
`
` NNFig° LLL
`
`
`(e)
`\
`“4(ate S-LAYER
`pa Renee
`INTERCONNECTION
`
`
`Figi(te
`LOI
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Page 2 of 41
`
`Page 2 of 41
`
`
`
`US. Patent
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 2 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`Fig.2
`
`7
`
`22 (TiN LAYER]
`
`(W LAYER) 23
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`SVLLo
`
`
`
`
`
`6 F
`
`
`ig3
`
`
`Donne ;
`
`4,
`
`Rac
`
`
`/
`
`2
`
`~y
`
`‘\
`
`‘.
`
`
`Rcos
`
`\
`
`\\
`
`\
`
`\
`
`\
`\
`
`I |
`
`
`
`
`
`]
`
`}
`
`
`
`
`/
`
`
`)
`
`
`
`
`/
`
`
`6
`
`)é
`
`
`
`//
`
`Rcog
`
`
`“7
`
`a
`
`a”
`
`rs
`
`a”
`
`yo
`
`f/
`
`/
`
`,
`
`/
`i
`
`;
`
`\
`{
`\
`
`\
`
`\
`
`\
`
`\
`
`_—
`
`~
`
`sw
`
`Page 3 of 41
`
`Page 3 of 41
`
`
`
`
`
`
`US. Patent
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 3 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`(%) 9 NOILVIASO GYVONVIS
`
`
`
`
`OMmO Ow YO
`
`
`N - TF
`Ff
`re
`FH OO tN DO
`
`
`
`
`
`
`
`
`
`© cm
`
`wT
`MN
`—
`LL
`
`Page 4 of 41
`
`S x
`
`LiJ
`—~N
`
`za
`e
`=
`
`=
`—J
`ue
`
`
`©O
`
`
`Q =
`
`°c —
`od
`
`x Y
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`©
`
`yD
`
`©
`
`
`GN
`
`(WHO)
`
`
`
`
`ANIWA SINVISISSY L33HS
`
`
`
`©
`
`”-
`
`oOo”
`
`Page 4 of 41
`
`
`
`
`
`
`U.S. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 4 of 27
`
`
`
`
`
`5,733,812
`
`
`
`
`%02=3/0WudMIL
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`LyVYOlYd
`
`
`
`
`
`
`%CG=3/0Wugde=MIL—+—
`
`%59=3/0WU00Z=MIL—O—
`%S9=4/0WUdOLMIL—<2—
`
`GBig 70
`gL7LfLOL8090
`SL02Of
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`OILVYLoadSV
`
`o
`
`(WHO)
`
`
`
`
`
`SNIVA SONVLSISSY LIVINOD
`
`
`Page 5 of 41
`
`
`
`
`
`(WN)YSLAWVICJIOHLIVLNOD
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Page 5 of 41
`
`
`
`
`US. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 5 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`Sie & fee’
`Fig. Sf)
`
`Ty mf
`iy’
`Pig 60D;
`
`OSPR SUS POM LAYER;
`
`
`4ZiGATE ELECTRODE}
`
`4
`
`wg BURT TY
`
`pees
`
`Page 6 of 41
`
`Page 6 of 41
`
`
`
`
`U.S. Patent
`
`
`
`Mar.31, 1998
`
`
`
`
`
`Sheet 6 of 27
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`
`
`
`Rac —*
`
`4b(SILICIDE FILM)
`
`
`
`
`Lat(POLy SILICON FILM)
`
`
`
`
`I
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Page7 of 41
`
`Page 7 of 41
`
`
`
`
`U.S. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 7 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`Fig. 8
`
`
`
`PMOSFET
`
`
`
`PMOSFET
`
`IN PUT
`
`
`
`OUTPUT
`
`
`
`f 7
`
`(s
`
`
`MOSFET
`
`MOSFET
`
`
`
`
`
`Fig9
`
`PMOSFET
`
`
`71
`
`
`
`72
`
`
`
`
`NMOSF ET
`
`
`
`
`CATANE
`NBEAZZZSSee
`[SSNSNA NNNAN
`NNNNN aLZ|espaseo)
`
`
`
`
`
`SEZ22 SS
`
`
`
`
`
`
`mMOSFET
`
`
`
`51
`(LOCAL INTERCONNECTION)
`
`
`
`
`Page 8 of 41
`
`Page 8 of 41
`
`
`
`
`U.S. Patent
`
`
`
`Mar.31, 1998
`
`
`
`
`
`Sheet 8 of 27
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`(GATE
`
`40 INTERCONNE
`
`
`
`
`
`
`Rac
`
`
`
`i
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`-CTION)
`
`
`
`
`
`
`
`
`
`
`
`>}0
`
`
`
`
`ties
`
`
`
`
`
`
`
`
`12,
`
`
`
`
`
`
` oeNe |
`
`
`
`
`
`LEIRI
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Page9 of 41
`
`Page 9 of 41
`
`
`
`
`
`
`U.S. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 9 of 27
`
`
`
`
`
`
`5,733,812
`
`
`
`
`Fig.11
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`C)peSSO
`
`XTON.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Page 10 of 41
`
`Page 10 of 41
`
`
`
`
`
`
`U.S. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 10 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`14Q(HTO FILM)
`
`
`
`(TRENCH)
`
`
`
`
`
`
`
`
`
`
`
`BURIED OXIDE FILM)
`
`
`
`
`
`
`
`|
`
`F ig.12(b) LLL
`
`
`
`
`"
`
`LLLL
`
`a
`
`
`
`300mm
`
`
`14
`
`
`
`
`
`
`
`geTe
`
`
`
`
`
`
`
`
` 4
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`16
`
`
`
`
`
`PRY
`
`
`Peeeaey
`
`i
`
`Page 11 of 41
`
`Page 11 of 41
`
`
`
`
`US. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 11 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`Fig.13
`
`
`
`
`
`
`(ELECTRODE
`
`104\FoR SUBSTRATE
`101 (ELECTRODE|
`
`
`
`
`
`
`FOR GATE
`
`
`
`
`
`
`)
`
`
`102 (EGM DRAIN]
`ELECTRODE
`
`
`
`
`
`
`
`103 (FoR source!
`
`
`ELECTRODE
`
`
`Page 12 of 41
`
`Page 12 of 41
`
`
`
`
`U.S. Patent
`
`
`
`Mar.31, 1998
`
`
`
`
`
`Sheet 12 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`Fig.14
`
`
`
`
`
`Rac
`
`
`2
`
`81
`
`
`
`2Soa
`
`MOXA
`
`\
`rigM
`
`
`
`
`
`
`
`
`
`
`
`
`
` Me,
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Nee
`
`
`
`
`
`
`
`
`
`
`Page 13 of 41
`
`Page 13 of 41
`
`
`
`
`US. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 13 of 27
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`
`
`
`
`
`
`
`
`
`LL
`eeeN//)CLLSSLo24
`
`
`
`
`12
`
`10
`
`
`
`J F
`
`
`ig.15
`
`(0)
`
`
`
`
`Rcog
`
`
`
`
`
`
`
`
`
`
`Fig.15. (c)
`
`13
`
`
`Le\ave
`
`
`PTETIEP
`
`(zz
`
`
`
`
`
`
`
`
`Page 14 of 41
`
`Page 14 of 41
`
`
`
`
`
`
`U.S. Patent
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 14 of 27
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`
`
`
`
`
`
`
`Y
`
`
`
`AARSWZSy
`
`
`4a(3a) 4b(3b)
`
`
`
` Z
`
`4(3)
`
`
`
`
`Page 15 of 41
`
`
`
`
`US. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 15 of 27
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`C
`
`Ra
`/
`
`81
`
`8
`
`
`
`R
`
`et
`
`
`ao\GK
`rena}SS
`Fig.17(c)+
`cigsae4a
`
`
`
`
`
`
`
`
`
`
`
`Rst
`
`6.
`
`
`
`
`
`
`
`
`
`b
`
`4b
`
`
`
`
`i
`
`Page 16 of 41
`
`Page 16 of 41
`
`
`
`Fig.18(a)
`
`
`
`
`
`PRIOR ART
`
`
`
`
`
`
`
`
`
`
`
`
`
` PRIOR ART CIDAlpar
`
`
`US. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 16 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`Shant>
`
`
`
`
`
`30 (TITANIUM SILICIDE
`
`
`
`
`
`LAYER}
`
`
`|
`
`
`
`12
`
`
`
`heB
`
`x
`
`/\3
`
`
`Fig.18(b)
`
`
`
`PRIOR ART Ucss
`
`me,
`
`Fig.18 (c)
`
`
`PRIOR ART
`
`
`
`
`
`
`Fig
`18\ld)
`rise
`
`
`
`
`
`
`
`
`
`Fig18le)
`
`
`
`PRIOR ART
`
`
`Fig 18 (f)
`
`
`
`
`
`Page 17 of 41
`
`Page 17 of 41
`
`
`
`
`U.S. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 17 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`ZZ
`
`
`
`
`
`
`
`SLL PELL LL.
`
`
`7b
`Ja
`Fy g 19 (Cc )
`LEIRATTANLLINZEAFPGRE
`SLLITEAL)
`VY Se,
`
`
`Fig19(d)
`11
`
`aero —
`LLBLVIZa77
`oS [_
`SILPFEZEALLLL
`
`Figi®e)
`(3a
`oe
`ob
`
`
`MMM A"?
`
`FAMZLIZ>NGCarzzaNSee
`
`
`
`LETSANSA2D 6
`SLIPZ
`
`11
`
`{
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Page 18 of 41
`
`Page 18 of 41
`
`
`
`
`U.S. Patent
`
`
`
`Mar.31, 1998
`
`
`
`
`
`Sheet 18 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`
`
`
`
`
`Fig.20
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Page 19 of 41
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Page 19 of 41
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`
`
`
`
`Rgpl
`
`
`
`
`
`
`
`
`
`
`Page 20 of 41
`
`
`
`
`U.S. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 20 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`Fig.22
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
` SohoNSQNYieRXssShAN
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Page 21 of 41
`
`Page 21 of 41
`
`
`
`
`U.S. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 21 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`Fig.23(a)
`
`
`
`
`12a 7a
`
`
`1
`
`
`
`
`
`
`
`
`
`
`
`
`RANasgsmes 70
`
`
`ChahFig.23(b)
`
`LPTyAVITAWaIWIBZ
`
`
`
`
`
`
`ASipCLI PIII
`
`
`
`
`
`
`7a
`
`
`be
`
`
`
`
`
`
`
`
`
`
`
`
`15
`
`
`
`ap
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Fig.23(c)
`
`
`
`
`
`
`13
`MR|
`
`
`
`
`
`parasgy
`
`
`
`SLLIILILLS
`
`
`
`
`
`
`
`
`
`Page 22 of 41
`
`Page 22 of 41
`
`
`
`
`U.S. Patent
`
`
`
`Mar.31, 1998
`
`
`
`
`
`Sheet 22 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`Fig2
`
`Vdd
`
`
`
`
`
`
`
`
`(ThPl
`
`
`
`OUTPUT
`
`SIGNAL
`
`
`TL
`
`
`
`
`TRn1
`
`
`
`54
`
`IN PUT
`
`
`
`
`SIGNAL
`
`“LI=
`
`Page 23 of 41
`
`Page 23 of 41
`
`
`
`
`U.S. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 23 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`
`Fig.25
`
`
`TRp3—sTRp2 SP! tRp1
`
`
`
`
`
`
`jsUyWeV 4c
`[SX
`SSN
`/i
`SSS
`SSS
`/AH
`TA.
`A AAV sees
`aryA
`
`
`
`AA AIcore
`Ron ckPronoRap?
`
`POSSESSES
`la eet
`
`/A
`
`
`
`
`
`
`TRn2
`
`
`
`4
`
`
`
`
`
`
`
`
`
`oO
`
`
`
`
`
`Page 24 of 41
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Jif
`
`TM?
`
`
`
`
`TVA Un
`
`
` [Ce&SS
`
`
`
`
`
`
`
`
`
`
`
`Page 25 of 41
`
`
`
`
`
`
`U.S. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`
`Sheet 25 of 27
`
`
`
`
`5,733,812
`
`
`
`
`
`Fig.27
`
`
`
`
`
`
`
`
`
`
`S
`
`
`
`AEERATEERSESSE
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`N
`
`(
`
`TRn3
`
`'
`
`
`
`TRn2
`
`12a
`
`
`
`
`TRn1
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Page26 of 41
`
`Page 26 of 41
`
`
`
`
`
`
`
`
`
`
`
`
`
`USS. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`Sheet
`
`
`
`26 of 27
`
`
`
`
`5,733,812
`
`
`
`
`
`
`Fig.28
`
`
`12b
`.
`osa
`
`~
`
`TRp3
`
`}
`
`oT
`
`Rp2
`
`|
`
`TRp1
`
`
`é
`
`Za
`
`
`
`
`
`
`
`SSS
`ARE
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`VIETitltiie \ 13bEeCZ
`
`
`
`
`
`———————
`
`
`
`
`
`TRn3 TRn2=TRn1
`
`
`Page 27 of 41
`
`
`
`
`
`
`
`USS. Patent
`
`
`
`Mar. 31, 1998
`
`
`
`
`
`Sheet 27 of 27
`
`
`
`
`
`
`
`
`5,733,812
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Fig.29(a) somab)
`18b
`“ea
`—-18b
`
`15a
`\
`{
`Sizeaaze
`7aoe
`Fig. 23(C)haLEELLLE
`Fig.8) id
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Page 28 of 41
`
`
`
`
`
`Ea)a
`
`
`OSTroLETS
`
`
`
`
`
`ANT RAK
`
`
`
`Page 28 of 41
`
`
`
`
`5,733,812
`
`
`
`
`
`1
`
`SEMICONDUCTOR DEVICE WITH A FIELD-
`
`
`
`
`EFFECT TRANSISTOR HAVING A LOWER
`
`
`
`
`
`RESISTANCE IMPURITY DIFFUSION
`
`
`
`
`
`
`LAYER, AND METHOD OF
`
`MANUFACTURING THE SAME
`
`
`
`
`
`This application is a Continuation-In-Part of application
`
`
`
`
`
`
`Ser. No. 08/340,341, filed Nov. 14, 1994 now abandoned.
`
`
`
`
`
`
`
`
`
`
`BACKGROUND OF THE INVENTION
`
`
`
`
`The present invention relates to a semiconductor appara-
`
`
`
`
`
`
`
`
`
`
`tus in which a field-effect transistor (FET)is disposed and to
`
`
`
`
`
`
`
`
`
`a method of manufacturing the same. More particularly, it
`
`
`
`
`
`
`
`
`
`
`
`relates to a method of lowering the resistance of an impurity
`
`
`
`
`
`
`
`
`
`diffusion layer in the FET.
`
`
`
`
`
`
`With the increasing miniaturization ofa large-scale semi-
`
`
`
`
`
`
`conductor integrated circuit in recent years. a MISFET has
`
`
`
`
`
`
`
`
`
`
`been reduced in size by lowering the resistances of its
`
`
`
`
`
`
`
`
`
`impurity diffusion layer and gate interconnection. To lower
`
`
`
`
`
`
`
`
`the resistance of an impurity diffusion layer, there has been
`
`
`
`
`
`
`
`
`
`
`
`developed “salicide” technology for actual use, which is a
`
`
`
`
`
`
`
`
`method wherein a metal with high melting point such as Ti
`
`
`
`
`
`
`
`
`
`
`is deposited on the impurity diffusion layer in a silicon
`
`
`
`
`
`
`
`
`
`
`
`
`substrate and then the vicinity of the Si-Ti
`interface is
`
`
`
`
`
`
`
`
`
`
`
`silicidized through the mutual diffusion of Si and Ti between
`
`
`
`
`
`
`
`
`the silicon substrate and the resulting Ti film,
`thereby
`
`
`
`
`
`
`
`
`
`lowering the resistance value of the impurity diffusion layer.
`
`
`
`
`
`
`
`
`On the other hand,
`there has been introduced a method
`
`
`
`
`
`
`
`
`
`
`wherein tungsten is buried in a contact hole by selective
`
`
`
`
`
`
`
`
`
`
`CVD or blankettungsten is usedto fill up the contact hole,
`
`
`
`
`
`
`
`
`
`
`
`
`
`since the aspect ratio of the contact hole has been increased
`
`
`
`
`
`
`
`
`
`
`in order to minimize the contact area between the intercon-
`
`
`
`
`
`
`
`
`
`
`nection and silicon.
`
`
`
`There has also been proposed a method, which is a
`
`
`
`
`
`
`
`
`
`
`
`
`
`combination of the above two technologies, in “A NOVEL
`
`
`
`
`
`
`
`DOUBLE-SELF-ALIGNEDTiSi,/TIN CONTACT WITH
`
`
`
`SELECTIVE CVD W PLUG FOR SUBMICRON DEVICE
`
`
`
`
`
`
`
`
`
`AND INTERCONNECT APPLICATIONS (EEE. VLSI
`
`
`
`
`
`
`
`Symp 5—5 p.41, 1991)” by Martin S. Wangetal.
`
`
`
`
`
`
`
`
`Below, the composite salicide method disclosed in the
`
`
`
`
`
`
`
`
`above document will be described with reference to FIGS.
`
`
`
`
`
`
`
`
`
`18(a) to 18(). which illustrate the transition of the cross
`
`
`
`
`
`
`
`
`
`
`sectional structure of a silicon substrate during the process
`
`
`
`
`
`
`
`
`of manufacturing a semiconductor apparatus.
`
`
`
`
`
`FIG. 18(a) shows a MOStransistor of LDD structure that
`
`
`
`
`
`
`
`
`
`
`
`has been formedpreviously. In the drawing, 1 designates a
`
`
`
`
`
`
`
`
`
`
`silicon substrate, 2 designates an isolation formed by a
`
`
`
`
`
`
`
`
`
`
`LOCOSmethod,3 designates a gate oxide film, 4 designates
`
`
`
`
`
`
`
`
`a polysilicon electrode, 5 designates a side wall, and 6
`
`
`
`
`
`
`
`
`designates an impurity diffusion layer (the impurity diffu-
`
`
`
`
`
`
`
`
`
`sion layer includes a low-concentration source/drain 6a and
`
`
`
`
`
`
`
`a high-concentration source/drain 6b). The manufacturing
`
`
`
`
`
`
`method is identical with a conventional method of manu-
`
`
`
`
`
`
`
`
`
`
`facturing a CMOSdevice, up to the stage shown in FIG.
`
`
`
`
`
`
`
`
`
`
`
`18(a). Moreover, the doping with As, P, and B and the
`
`
`
`
`
`
`
`
`
`
`
`subsequent thermal treatment have been conducted in accor-
`
`
`
`
`
`
`
`
`
`dance with the characteristics of a p-channel MOStransistor.
`
`
`
`
`
`
`
`
`
`
`
`Next, as shown in FIG.. 18(b). a Tithin film 30 for a salicide
`
`
`
`
`
`
`
`
`is deposited by sputtering, followed by annealing for sili-
`
`
`
`
`
`
`
`
`
`
`
`cidization as shown in FIG. 18(c). After that, the titanium on
`
`
`
`
`
`
`
`
`
`the oxide film is removed by wetetching so as to implant N,.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Subsequently, TiSi, (silicidized titanium layer) 30 is formed
`
`
`
`
`
`only on the impurity diffusion layers 6 and gate polysilicon
`
`
`
`
`
`
`
`
`
`
`
`
`
`4. After a BPSG film 10 was deposited, a contact hole 11 is
`
`
`
`
`
`
`
`
`
`
`
`formed in a desired position of the BPSG film 10 by
`
`
`
`
`
`
`
`
`photolithography and by dry etching (using a gas containing
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`2
`
`CHF,+0,as its main component). as shown in FIG. 18(¢).
`
`
`
`
`
`
`
`
`
`
`Next, as shown in FIG. 18(e), a W (tungsten) plug 12 is
`
`
`
`
`
`
`
`
`
`
`deposited by selective CVD. Then, after depositing a film
`
`
`
`
`
`
`
`
`
`consisting of TiN/AISiCu/Ti by sputtering, as shown in FIG.
`
`
`
`
`
`
`
`
`
`18(f). the resulting film is patterned to form a metal inter-
`
`
`
`
`
`
`
`
`
`
`
`connection 13. The above process provides a semiconductor
`
`
`
`
`
`
`
`
`apparatus having the MOStransistor with the salicide struc-
`
`
`
`
`
`
`
`
`
`ture and the W plug formed by selective CVD.
`
`
`
`
`
`
`
`
`However, the conventional semiconductor apparatus with
`
`
`
`
`
`
`the structure described above has the following disadvan-
`
`
`
`
`
`
`
`
`tages:
`
`
`
`(1) Although the formationof a silicide film 7b requires
`
`
`
`
`
`
`
`the reaction between the metal with high melting point and
`
`
`
`
`
`
`
`
`
`
`
`
`the underlying silicon, if the impurity diffusion layer 6 is
`
`
`
`
`
`
`
`
`shallow, it becomesdifficult to form a junction between the
`
`
`
`
`
`
`
`
`
`
`
`metal with high melting point and silicon. However, since a
`
`
`
`
`
`
`
`
`
`future device requires the formation of an impurity diffusion
`
`
`
`
`
`
`
`
`
`layer as shallow as possible, it becomesdifficult to form an
`
`
`
`
`
`
`
`
`
`
`
`effective junction, so that the salicide technology is not
`
`
`
`
`
`
`
`
`
`necessarily compatible with a future device.
`
`
`
`
`
`
`
`
`(2) Since the sllicide layer shows poor immunity to a gas
`
`
`
`
`
`
`
`
`
`containing CF as its main componentin etching for forming
`
`
`
`
`
`
`
`
`
`
`a contact hole, defects such as a pin hole are easily caused.
`
`
`
`
`
`
`
`
`
`
`
`
`
`which mayincur an increase in the resistance of the impurity
`
`
`
`
`
`
`
`
`
`
`
`diffusion layer.
`
`
`(3) In a transistor with a shallow junction formed between
`
`
`
`
`
`
`
`
`
`the metal with high melting point andsilicon, over-etching
`
`
`
`
`
`
`
`
`
`for surely forming each contact hole cannot be performed
`
`
`
`
`
`
`
`
`
`
`satisfactorily in etching for forming a contact hole in the
`
`
`
`
`
`
`
`
`
`shallow junction therebetween. Consequently, the reliability
`
`
`
`
`
`
`
`of an interconnection may be impaired.
`
`
`
`
`
`
`
`(4) A thermal treatmentat 650° C.or a higher temperature
`
`
`
`
`
`
`
`
`
`
`is required in order to lower the resistance of the silicide
`
`
`
`
`
`
`
`
`
`
`
`layer. Consequently,
`the electrical characteristics of the
`
`
`
`
`
`
`transistor may be impaired.
`
`
`
`
`(5) Thesilicide layer hardly serves as a satisfactory barrier
`
`
`
`
`
`
`
`
`
`
`
`
`metal layer in forming the W plug by selective CVD, so that
`
`
`
`
`
`
`
`
`
`
`its manufacturing conditions for preventing junction leakage
`
`
`
`
`
`
`
`become more stringent.
`
`
`
`
`
`(6) With the structure shown in FIG. 18(). the degree of
`
`
`
`
`
`
`
`
`
`
`
`planarization of the base underlying the BPSGfilm 10 is not
`
`
`
`
`
`
`
`
`satisfactory.
`
`
`SUMMARYOF THE INVENTION
`
`
`
`
`
`To attain the above object, a basic method of manufac-
`
`
`
`
`
`
`
`
`
`turing a semiconductor apparatus according to the present
`
`
`
`
`
`
`
`
`
`invention comprises: a first step of forming an isolation
`
`
`
`
`
`
`
`
`
`
`which surrounds an active region of a semiconductor sub-
`
`
`
`
`
`
`
`
`strate in which a MISFET is to be formed; a second step of
`
`
`
`
`
`
`
`
`
`
`
`
`
`introducing an impurity for controlling a threshold of the
`
`
`
`
`
`
`
`
`
`above MISFET into the above active region; a third step of
`
`
`
`
`
`
`
`
`
`
`
`formingat least three first conductive interconnections serv-
`
`
`
`
`
`
`
`
`
`
`ing as a gate electrode of the above MISFET over the above
`
`
`
`
`
`
`
`
`
`
`active region and serving as gate interconnections of the
`
`
`
`
`
`
`
`
`above MISFET onthe isolation on both sides of the above
`
`
`
`
`
`
`
`
`
`
`
`active region such that an interspace between the above gate
`
`
`
`
`
`
`
`
`
`
`electrode and each of the above gate interconnections is
`
`
`
`
`
`
`
`
`
`
`composed ofat least two first interspaces, each of whichis
`
`
`
`
`
`
`
`
`
`
`
`smaller in width than a specified value T. and of a second
`
`
`
`
`
`
`
`
`
`
`interspace between the above first interspaces, which is
`
`
`
`
`
`
`
`
`
`larger in width than the above specified value T; a fourth step
`
`
`
`
`
`
`
`
`
`
`
`
`of depositing an insulating film over the above first conduc-
`
`
`
`
`
`
`
`
`
`tive interconnections and the above interspaces; a fifth step
`
`
`
`
`
`
`
`
`
`of performing anisotropic etching with respect to the above
`
`
`
`
`
`
`
`
`
`insulatingfilm so as to form side walls composed of remain-
`
`
`
`
`
`
`
`
`
`
`ing portions of the above insulating film on both side faces
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`10
`
`
`
`15
`
`
`
`20
`
`
`
`25
`
`
`
`30
`
`
`
`35
`
`
`
`
`
`45
`
`
`
`50
`
`
`
`55
`
`
`
`
`
`65
`
`
`
`Page 29 of 41
`
`Page 29 of 41
`
`
`
`5,733,812
`
`
`
`
`3
`of the above first conductive interconnections with the above
`
`
`
`
`
`
`
`
`
`insulating film buried in the above first interspaces, while
`
`
`
`
`
`
`
`
`
`
`partially exposing the active region on both sides of the
`
`
`
`
`
`
`
`
`
`abovefirst conductive interconnections in the above second
`
`
`
`
`
`
`
`
`
`
`interspace; a sixth step of forming two impurity diffusion
`
`
`
`
`
`
`
`layers serving as a source/drain region of the above MISFET
`
`
`
`
`
`
`
`
`
`in those regions of the active region which are located on
`
`
`
`
`
`
`
`
`
`
`
`
`
`both sides of the above gate electrode; a seventh step of
`
`
`
`
`
`
`
`
`
`depositing, after the above sixth step, a metal film over the
`
`
`
`
`
`
`
`
`
`
`
`
`
`entire surface of the substrate; and an eighth step of
`
`
`
`
`
`
`
`
`performing, after the above seventh step, chemical mechani-
`
`
`
`
`
`
`
`
`cal polishing for partially removing the above metal film,the
`
`
`
`
`
`
`
`
`
`
`abovefirst conductive interconnections, and the above side
`
`
`
`
`
`
`
`
`walls such that, in a plane when the chemical mechanical
`
`
`
`
`
`
`
`
`
`
`polishing is completed, the above gate electrode, the above
`
`
`
`
`
`
`
`
`
`gate interconnections, and the above metal film are partially
`
`
`
`
`
`
`
`
`
`
`left and two remaining portions of the above metal film on
`
`
`
`
`
`
`
`
`
`
`the above respective impurity diffusion layers, which are
`
`
`
`
`
`
`
`
`surrounded by the above side walls and the above insulating
`
`
`
`
`
`
`
`
`
`
`film buried in the first interspaces, form second conductive
`
`
`
`
`
`
`
`
`
`interconnections electrically isolated from each other.
`
`
`
`
`
`
`By the method, the second conductive interconnections
`
`
`
`
`
`
`
`for contact with the active region function as withdrawn
`
`
`
`
`
`
`
`
`
`
`
`electrodes from the source/drain region of the MISFET.
`
`
`
`
`
`
`Moreover, the individual withdrawn electrodes are electri-
`
`
`
`
`
`
`
`cally isolated from each other by the insulating film buried
`
`
`
`
`
`
`
`
`
`
`in the first interspaces, while the individual withdrawn
`
`
`
`
`
`
`
`
`electrodes and the first conductive interconnections (gate
`
`
`
`
`
`
`
`electrode and gate interconnections) are isolated from each
`
`
`
`
`
`
`
`
`
`other by the side walls. Consequently, the withdrawn elec-
`
`
`
`
`
`
`
`
`trodes for contact with the active region, which occupy a
`
`
`
`
`
`
`
`
`
`
`
`large area, can be formed by self alignment, so that inter-
`
`
`
`
`
`
`
`
`
`
`connections in the semiconductor apparatus can be minia-
`
`
`
`
`
`
`
`
`turized without incurring a defective connection between the
`
`
`
`
`
`
`
`
`electrodes and the active region.
`
`
`
`
`
`
`
`
`In the above basic method of manufacturing a semicon-
`
`
`
`
`
`
`ductor apparatus, a LOCOSfilm can be formed in the above
`
`
`
`
`
`
`
`
`
`
`
`
`first step of forming an isolation. Alternatively, the isolation
`
`
`
`
`
`
`
`
`with trench structure can be formed by forming a trench
`
`
`
`
`
`
`
`
`
`
`portion surrounding the above active region in the above
`
`
`
`
`
`
`
`
`
`semiconductor substrate and then burying the above trench
`
`
`
`
`
`
`
`
`portion.
`
`
`
`In the above basic method of manufacturing a semicon-
`
`
`
`
`
`
`
`ductor apparatus, the first conductive interconnections can
`
`
`
`
`
`
`
`be formed from a polysilicon film in the above third step.
`
`
`
`
`
`
`
`
`
`
`
`By the method. it becomes possible to utilize general-
`
`
`
`
`
`
`
`
`
`purpose polysilicon process, thereby facilitating the manu-
`
`
`
`
`
`
`
`
`facturing of semiconductor apparatus and reducing manu-
`
`
`
`
`
`
`
`facturing cost.
`
`
`In the above basic method of manufacturing a semicon-
`
`
`
`
`
`
`
`
`ductor apparatus, the first conductive interconnections can
`
`
`
`
`
`
`
`
`
`be formed from a two-layer film consisting of a lower
`
`
`
`
`
`
`
`
`conductive layer and an upper insulating layer in the above
`
`
`
`
`
`
`
`
`
`
`third step.
`
`
`
`By the method. in the step of forming the side walls, a
`
`
`
`
`
`
`
`
`
`
`
`damage caused by anisotropic etching to the first conductive
`
`
`
`
`
`
`
`
`
`interconnections can surely be prevented.
`
`
`
`
`
`
`
`
`The above basic method of manufacturing a semiconduc-
`
`
`
`
`
`
`
`tor apparatus further comprisesthe step of, prior to the above
`
`
`
`
`
`
`
`
`
`fifth step, forming side walls for LDD at least on the side
`
`
`
`
`
`
`
`
`
`
`
`
`
`faces of the first conductive interconnection serving as the
`
`
`
`
`
`
`
`
`gate electrode, wherein the side walls formed in the above
`
`
`
`
`
`
`
`
`
`
`second step can function only as side walls for isolation.
`
`
`
`
`
`
`
`
`
`
`By the method, there is formed an active element having
`
`
`
`
`
`
`
`
`
`
`LDDstructure and miniaturized interconnections.
`
`
`
`
`
`
`In the above basic method of manufacturing a semicon-
`
`
`
`
`
`
`
`
`ductor apparatus, after the above fifth step, the above side
`
`
`
`
`
`
`
`
`
`
`
`4
`walls can be partially processed by dry etching, thereby
`
`
`
`
`
`
`
`
`
`electrically connecting the abovefirst conductive intercon-
`
`
`
`
`
`
`
`nections to the above second conductive interconnections.
`
`
`
`
`
`
`
`
`Bythe method, it becomes possible to electrically isolate
`
`
`
`
`
`
`
`
`the first conductive interconnections from the second con-
`
`
`
`
`
`
`
`
`ductive interconnections by the side walls, while electrically
`
`
`
`
`
`
`
`
`
`connecting the first conductive interconnections to the sec-
`
`
`
`
`
`
`
`ond conductive interconnections in a desired area without
`
`
`
`
`
`
`
`
`forming an additional interconnection. Consequently, the
`
`
`
`
`
`
`manufacturing process is simplified and the circuit area is
`
`
`
`
`
`
`
`
`
`further reduced.
`
`
`
`
`In the above basic method of manufacturing a semicon-
`
`
`
`
`
`
`
`ductor apparatus, in the above third step, the first conductive
`
`
`
`
`
`
`
`
`
`
`
`interconnections which consist of an upper layer composed
`
`
`
`
`
`
`
`
`
`of an insulating film with a high etching rate and a lower
`
`
`
`
`
`
`
`
`
`
`
`layer composed of a conductive film are formed, the above
`
`
`
`
`
`
`
`
`
`method further comprising the step of, after the above fifth
`
`
`
`
`
`
`
`
`
`step, selectively removing only the insulating film with a
`
`
`
`
`
`
`
`
`
`
`high etching rate composing the upper layer of the above
`
`
`
`
`
`
`
`
`
`first conductive interconnections, wherein in the above
`
`
`
`
`
`
`
`
`seventh step, the above metal film is composed of a metal
`
`
`
`
`
`
`
`
`
`material with a low resistance and in the above eighth step,
`
`
`
`
`
`
`
`
`
`
`
`the metal film over the above active region is isolated from
`
`
`
`
`
`
`
`
`
`
`
`the metal film over the first conductive interconnections by
`
`
`
`
`
`
`
`
`
`the above side walls and the above second conductive
`
`
`
`
`
`
`
`
`
`interconnections are composed only of the above metal film,
`
`
`
`
`
`
`
`
`
`
`while chemical mechanical polishing can be performed so as
`
`
`
`
`
`
`
`
`
`to composethe above first conductive interconnections of a
`
`
`
`
`
`
`
`
`multi-layer film of the above first conductive film and the
`
`
`
`
`
`
`
`
`
`above metal film.
`
`
`
`
`
`By the method, the resistance of the active region, i.e., the
`
`
`
`
`
`
`
`
`
`
`
`
`
`resistance of the region of the diffusion layer of the active
`
`
`
`
`
`
`
`element can be reduced without performing high-
`
`
`
`
`
`
`
`temperature thermal
`treatment such as salicide process.
`
`
`
`
`
`
`
`Moreover, the underlying semiconductor substrate is not
`
`
`
`
`
`
`
`consumed, so that an active element with minimum junction
`
`
`
`
`
`
`
`
`
`leakage can be obtained.
`
`
`
`
`
`To reduce the capacitance of a gate electrode, there are
`
`
`
`
`
`
`
`
`
`also provided the following second and third methods of
`
`
`
`
`
`
`
`
`manufacturing semiconductor apparatus. The second
`
`
`
`
`
`
`
`method of manufacturing a semiconductor apparatus com-
`
`
`
`
`
`
`prises the steps of: forming a circumferential
`isolation
`
`
`
`
`
`
`
`
`region which surrounds an active region of a semiconductor
`
`
`
`
`
`
`
`
`
`substrate in which a MISFET is to be formed; introducing an
`
`
`
`
`
`
`
`
`
`
`
`impurity for controlling a threshold of the above MISFET
`
`
`
`
`
`
`
`
`into the above active region; forming a stepped insulating
`
`
`
`
`
`
`
`
`
`
`film consisting of a portion which is sufficiently thin to
`
`
`
`
`
`
`
`
`
`
`
`enable the function of the above MISFET and a portion
`
`
`
`
`
`
`
`
`
`which is sufficiently thick to disenable the function of the
`
`
`
`
`
`
`
`
`
`MISFET and a gate electrode; forming side walls from an
`
`
`
`
`
`
`
`
`
`
`insulating material on both sides of the above gate electrode;
`
`
`
`
`
`
`
`
`
`
`forming two impurity diffusion layers which serve as a
`
`
`
`
`
`
`
`
`
`
`
`source/drain region of the above MISFET in those regions of
`
`
`
`
`
`
`
`
`the above active region which are located on both sides of
`
`
`
`
`
`
`
`
`
`
`the above gate electrode; depositing a metal film over the
`
`
`
`
`
`
`
`
`
`
`
`entire surface of the substrate after forming the above gate
`
`
`
`
`
`
`
`
`
`electrode, the above side walls, and the above circumferen-
`
`
`
`
`
`
`
`
`
`tial isolation region; partially removing the above metal
`
`
`
`
`
`
`
`
`film, the above circumferential isolation region, the above
`
`
`
`
`
`
`
`
`
`gate electrode, and the above side walls by chemical
`
`
`
`
`
`
`
`
`mechanical polishing such that, in a plane when the chemi-
`
`
`
`
`
`
`
`
`
`
`cal mechanical polishing is completed, two remaining por-
`
`
`
`
`
`
`
`
`
`tions of the above metal film on the above respective
`
`
`
`
`
`
`
`
`
`impurity diffusion layers are surrounded by the above gate
`
`
`
`
`
`
`
`
`
`electrode and the above circumferential isolation region and
`
`
`
`
`
`
`
`
`electrically isolated from each other.
`
`
`
`
`
`
`The third method of manufacturing a semiconductor
`
`
`
`
`
`
`
`apparatus comprises the steps of: forming a circumferential
`
`
`
`
`
`
`
`
`
`
`10
`
`
`
`
`
`20
`
`
`
`25
`
`
`
`30
`
`
`
`35
`
`
`
`
`
`
`
`50
`
`
`
`35
`
`
`
`
`
`65
`
`
`
`Page 30 of 41
`
`Page 30 of 41
`
`
`
`5,733,812
`
`5
`
`
`isolation region which surrounds an active region of a
`
`
`
`
`
`
`
`semiconductor substrate in which a MISFET is to be formed;
`
`
`
`
`
`
`
`
`
`
`
`introducing an impurity for controlling a threshold of the
`
`
`
`
`
`
`
`
`
`above MISFET into the above active region so as to form,
`
`
`
`
`
`
`
`
`
`
`
`in a region in which a gate electrode is to be formed, a region
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`into which the impurity has been introduced at a concen-
`
`
`
`
`
`
`
`
`
`tration corresponding to a low threshold which enables the
`
`
`
`
`
`
`
`
`
`
`function of the above MISFET anda region into which the
`
`
`
`
`
`
`
`
`
`
`impurity has been introduced to a concentration correspond-
`
`
`
`
`
`
`
`ing to a high threshold which disenables the function of the
`
`
`
`
`
`
`
`
`
`
`
`
`above MISFET;forming a gate insulating film and the gate
`
`
`
`
`
`
`
`
`
`
`electrode of the above MISFET in the above active region;
`
`
`
`
`
`
`
`
`forming side walls from an insulating material on both sides
`
`
`
`
`
`
`
`
`
`
`
`of the above gate electrode; forming two impurity diffusion
`
`
`
`
`
`
`
`
`
`layers, which serve as a source/drain region of the above.
`
`
`
`
`
`
`
`
`
`
`
`MISFET,in those regions of the above active region which
`
`
`
`
`
`
`
`
`
`are located on both sides of the above gate electrode;
`
`
`
`
`
`
`
`
`
`
`depositing a metal
`film over the entire surface of the
`
`
`
`
`
`
`
`
`
`substrate after forming the above gate electrode, the above
`
`
`
`
`
`
`
`
`
`side walls, and the above circumferential isolation region;
`
`
`
`
`
`
`
`
`and partially removing the above metal film,
`the above
`
`
`
`
`
`
`
`
`
`circumferential isolation region, the above gate electrode,
`
`
`
`
`
`
`
`and the above side walls by chemical mechanical polishing
`
`
`
`
`
`
`
`
`
`such that, in a plane when the chemical mechanical polish-
`
`
`
`
`
`
`
`
`
`
`
`ing is completed, two remaining portions of the above metal
`
`
`
`
`
`
`
`
`
`film on the above respective impurity diffusion layers are
`
`
`
`
`
`
`
`
`
`surrounded by the above gate electrode and the above
`
`
`
`
`
`
`
`
`
`circumferential
`isolation region and electrically isolated
`
`
`
`
`
`
`from each other.
`
`
`
`
`By the methods, the capacitance of the gate electrode after
`
`
`
`
`
`
`
`
`
`
`
`the formation of the semiconductor apparatus is reduced,
`
`
`
`
`
`
`
`
`resulting in the semiconductor apparatus operable at a high
`
`
`
`
`
`
`
`speed.
`
`Tofacilitate the measurementof the characteristics of the
`
`
`
`
`
`
`
`
`
`semiconductor apparatus in the manufacturing process
`
`
`
`
`
`
`
`
`thereof, there is further provided a fourth method of manu-
`
`
`
`
`
`
`
`
`facturing a semiconductor apparatus accordingto the present
`
`
`
`
`
`
`
`
`
`invention, which comprises the steps of: forming a circum-
`
`
`
`
`
`
`
`
`
`ferential isolation region for dividing a surface region of a
`
`
`
`
`
`
`
`
`semiconductor substrate into a first primary active region in
`
`
`
`
`
`
`
`
`
`which a first MISFET for use as an active element of the
`
`
`
`
`
`
`
`
`
`
`
`
`semiconductor apparatus is to be formed, a second primary
`
`
`
`
`
`
`
`
`
`
`active region in which a second MISFET for use as an
`
`
`
`
`
`
`
`
`
`
`
`element under test is to be formed,a first active region for
`
`
`
`
`
`
`
`
`
`
`
`
`
`measurement continued from a portion of the above second
`
`
`
`
`
`
`
`
`
`primary active region in which the gate electrode is