throbber
IN THE UNITED STATES PATENT AND TRADEMARK OFFICE
`
`In re Patent of: Mamiko Yamaguchi et al.
`U.S. Patent No.:
`6,603,343
`Issue Date:
`August 5, 2003
`Appl. Serial No.: 10,171,983
`Filing Date:
`June 17, 2002
`Title:
`PHASE CORRECTION CIRCUIT FOR TRANSISTOR USING
`HIGH-FREQUENCY SIGNAL
`
`Attorney Docket No.: 00035-0029IP1
`
`DECLARATION OF DR. SAYFE KIAEI
`
`1
`
`EXHIBIT 1003
`
`

`

`Arigna ’343 Patent
`
`Table of Contents
`
`ASSIGNMENT ............................................................................................. 4
`
`QUALIFICATIONS .................................................................................... 4
`
`SUMMARY OF CONCLUSIONS FORMED ......................................... 11
`
`BACKGROUND KNOWLEDGE ONE OF SKILL IN THE ART
`
`WOULD HAVE HAD PRIOR TO THE PRIORITY DATE OF THE
`
`’343 PATENT ............................................................................................. 13
`
`LEGAL PRINCIPLES ............................................................................... 14
`
`A. CLAIM INTERPRETATION ............................................................................. 14
`
`B. ANTICIPATION ............................................................................................ 15
`
`C. OBVIOUSNESS ............................................................................................. 15
`
`MATERIALS CONSIDERED .................................................................. 17
`
`TECHNOLOGY OVERVIEW ................................................................. 18
`
`A. DIODE CAPACITANCE ................................................................................. 18
`
`B.
`
`REACTANCE ................................................................................................ 18
`
`OVERVIEW OF THE ’343 PATENT ...................................................... 22
`
`OVERVIEW OF THE PROSECUTION HISTORY ............................. 30
`
`2
`
`

`

`
`
`Arigna ’343 Patent
`
`
`
`SUMMARY OF THE PRIOR ART ......................................................... 31
`
`A. OVERVIEW OF JEON ’412 ............................................................................ 31
`
`B. THE CIRCUITS OF THE '343 PATENT AND JEON '412 HAVE SUBSTANTIALLY
`
`SIMILAR TOPOLOGY AND FUNCTIONALITY ............................................................ 36
`
`C. OVERVIEW OF JEON IEEE ........................................................................... 37
`
`D. OVERVIEW OF YOSHIMASU ......................................................................... 41
`
` ANALYSIS OF JEON ’412 AND JEON IEEE ....................................... 48
`
`A. THE COMBINATION OF JEON ’412 AND JEON IEEE ..................................... 48
`
`B. APPLICATION OF JEON ’412 AND JEON IEEE TO CLAIM 1 ........................... 53
`
`C. APPLICATION OF JEON ’412 AND JEON IEEE TO CLAIM 2 ........................... 72
`
` ANALYSIS OF YOSHIMASU AND JEON IEEE ................................. 73
`
`A. THE COMBINATION OF YOSHIMASU AND JEON IEEE .................................. 74
`
`B. APPLICATION OF YOSHIMASU AND JEON IEEE TO CLAIM 1 ........................ 80
`
`C. APPLICATION OF YOSHIMASU AND JEON IEEE TO CLAIM 2 ........................ 92
`
` TEMPERATURE COMPENSATION ..................................................... 95
`
` CONCLUSION ........................................................................................... 97
`
`
`
`3
`
`

`

`
`
`Arigna ’343 Patent
`
`I, Dr. Sayfe Kiaei, of Scottsdale, AZ, declare that:
`
`
`1.
`
`ASSIGNMENT
`I have been retained on behalf of Apple Inc., LG Electronics, Inc., and
`
`Samsung Electronics Co., Ltd. ( collectively "Petitioners") and asked to review and
`
`provide my opinion on the patentability of claims 1 and 2 of U.S. Patent No.
`
`6,603,343 ("the '343 Patent"). I understand that Petitioners are requesting that the
`
`Patent Trial and Appeal Board (“PTAB” or “Board”) institute an inter partes
`
`review (“IPR”) proceeding of the ’343 Patent.
`
`2.
`
`I have been asked to provide my independent analysis of the ’343
`
`Patent based on the prior art publications cited in this declaration.
`
`3.
`
`I am a professor at Arizona State University. I am being compensated
`
`for my work as an expert on an hourly basis. My compensation is not dependent
`
`on the outcome of these proceedings or the content of my opinions.
`
` QUALIFICATIONS
`I am over the age of 18 and am competent to write this declaration. I
`
`4.
`
`have personal knowledge, or have developed knowledge of these technologies
`
`based upon education, training, or experience, of the matters set forth herein.
`
`5.
`
`A detailed description of my professional qualifications, including a
`
`listing of my specialties/expertise and professional activities, is contained in my
`
`curriculum vitae, a copy of which is provided as EX-1004. In what follows, I
`
`4
`
`

`

`
`
`Arigna ’343 Patent
`
`provide a short summary of my professional qualifications.
`
`6.
`
`In terms of my background and experiences that qualify me as an
`
`expert in this case, I earned a Ph.D. in 1987 from Washington State University in
`
`Electrical, Computer, and Energy Engineering.
`
`7.
`
`Since 2001 I have held the position of Motorola Endowed Chair
`
`Professor in Analog and Radio Frequency Integrated Circuitry at the School of
`
`Electrical, Computer, and Energy Engineering at Arizona State University in
`
`Tempe, Arizona. I am also the Director of the National Science Foundation
`
`Center, Connection One. Connection One is an industry/university cooperative
`
`research center with over thirty industrial members and five university members
`
`focused on developing communication system and networking technologies.
`
`8.
`
`I have graduated over 100 MS and PhD students working under my
`
`supervision on their thesis, and many of them are professors in academia, or have
`
`senior positions in the industry. Currently, I have 8 MS, PhD, and postdoc
`
`students working with in my lab on research related to communication and
`
`networking systems, wireless and wireline systems, RF, and integrated circuits. My
`
`research is funded by various sources, including industry, federal agencies
`
`including NSF, DARPA, ONR, DOE, and other, with an average total research
`
`funding of $1M per year.
`
`9.
`
`I have been involved with wireline systems, cellular systems, RF
`
`5
`
`

`

`
`
`Arigna ’343 Patent
`
`Integrated circuits, Analog/Digital Integrated Circuits, communications, digital
`
`signal processing, and related areas for the last 30 years starting with the first
`
`generation of mobile phones (an analog system called AMPS (for Advanced
`
`Mobile Phone Service)). I have also worked on second generation (2G) and third
`
`generation (3G) mobile phone technologies including GSM, EDGE, IS-95, 1X
`
`CDMA, UMTS, and Wide band CDMA. These terms all refer to leading mobile
`
`phone standards and technologies, which enjoyed widespread use in mobile
`
`telephone networks throughout the world. I have also worked on other wireless
`
`data communication technologies including Bluetooth, the global positioning
`
`system (GPS), Wireless local area networks (LAN) (often known as Wi-Fi), and
`
`related areas.
`
`10. From 1985 through 1987, I worked with Boeing on the development
`
`of signal processing and control systems.
`
`11. From 1987 through 1993, I was a tenured Professor at Oregon State
`
`University in the Electrical and Computer Engineering Department. In my over
`
`thirty years of teaching experience, I have taught university courses in networking,
`
`communication systems, RF, and electronics at both the undergraduate and
`
`graduate level.
`
`12. From 1993 to 2002, I was a Senior Member of Technical Staff with
`
`the Wireless Technology Center and Broadband Operations at Motorola Inc.,
`
`6
`
`

`

`
`
`Arigna ’343 Patent
`
`where I was responsible for the development of wireless system, cellular system,
`
`RF integrated circuits, GPS, and Digital Subscriber Lines (DSL) transceivers.
`
`13. From 1995-1998 I was at Motorola and worked on DSL (digital
`
`subscriber line, a technology used for high speed Internet service over copper
`
`telephone lines), DMT (discrete multitone transmission, a technology underlying
`
`DSL and other wireline communication systems), OFDM (orthogonal frequency
`
`division multiplexing, a technology for transmitting data on multiple frequencies at
`
`the same time for wideband digital communication), wireline and wireless systems,
`
`wireless networking, 1G-3G, UMTS, GPS and Bluetooth systems.
`
`14.
`
`I was involved with the design of two way radios at Motorola from
`
`1993–1995. I designed RF LNA, Mixer, receive signal strength indicator (RSSI),
`
`AGC (automatic gain controller), and the baseband analog and digital filtering
`
`sections. I was also one of the main system architects for the Motorola Talkabout
`
`Radio, a handheld radio system with over 100 million units sold. The transceiver I
`
`developed for the Motorola Talkabout was a radio frequency transceiver for
`
`transmitting and receiving radio signals at distances up to 35 miles.
`
`15. From 1998–2002 I was in the Motorola cellular group called WITC
`
`(Wireless integrated Technology Center) within the Motorola communication
`
`enterprise. This group was responsible for the design and development of
`
`integrated circuits for 1G (AMPS, Digital AMPS), 2G (GSM, EDGE), and 3G
`
`7
`
`

`

`
`
`Arigna ’343 Patent
`
`(CDMA, WCDMA / UMTS, CDMA2000) transceiver. The products were
`
`Motorola flip phone, Razor, iDEN, etc. During this time period, I was involved
`
`with the design of RF front-end including LNA, variable gain LNA, active and
`
`passive mixers, analog front-end, AGC, analog and digital filters, and related areas
`
`in the wireless transceiver components. In these products, we used RSSI to vary
`
`the gain of RF front end circuits, including LNA and mixer, and the analog circuits
`
`including VGA. The circuits used RSSI to find the received signal strength and
`
`vary the circuit gain to increase linearity, reduce power consumption, and enhance
`
`the sensitivity of the transceivers. We used the RSSI and other signal processing
`
`methods to minimize and filter out jammers, interferes, and adjacent channel
`
`interferes. The RF IC’s developed were used in over 10’s of millions of Motorola
`
`phones from 1998–2002.
`
`16.
`
`I have also been a consultant on various projects with Intel (designing
`
`2G and 3G mobile telephone transceivers), Texas Instrument (developing 3G
`
`cellular and Bluetooth technologies), Sony Wireless (developing GPS
`
`technologies), Tektronics (designing wireless systems), and various other
`
`consultancies. During my work in industry, I have designed and contributed to the
`
`design of many radio transceivers for commercial products, including designs for
`
`radio transceiver integrated circuits. Many of my designs are still in use today in
`
`products manufactured by the companies I have worked for, including Motorola,
`
`8
`
`

`

`
`
`Arigna ’343 Patent
`
`Intel, Sony, and more.
`
`17. From 2002–2010 I was a consultant with Intel on the development of
`
`2G and 3G RFIC circuits. From 2002–2005 I was consulting with SONY on the
`
`development of GPS RF receivers. I also did some work with Texas instruments
`
`on Bluetooth and GPS RF circuits.
`
`18. From 1997 to 2001, I was the standards technical analyst for
`
`Motorola. I studied the standards and attended the meetings of various standard
`
`setting committees, including ITU, IEEE, and ETSI related to DSL, OFDM,
`
`CDMA, 2G, and 3G systems. I am thus very familiar with the standards for
`
`several wireless communications technologies, including the standards for mobile
`
`telephones.
`
`19.
`
`I joined ASU in 2002 as a tenured full professor and Motorola
`
`endowed chair in RFIC and analog circuits. At ASU, I developed a new course at
`
`ASU on the design of wireless and RF transceivers. I thought that course for over
`
`10 years. This course is EEE524, RFIC for Wireless Transmitters, which is a
`
`graduate course at ASU. In this course, we cover design of LNA, Mixer, frequency
`
`synthesizer, Variable gain LAN, and other related topics. I have also taught
`
`courses on Electronics, VLSI, Analog IC design, RFIC, communications, and
`
`related areas.
`
`20.
`
`I have published over a hundred journal and conference papers
`
`9
`
`

`

`
`
`Arigna ’343 Patent
`
`covering topics such as communication systems, signal processing, radio
`
`frequency, integrated circuits (IC), filter design, and related areas. A list of my
`
`publications can be found in my CV, included as EX-1004.
`
`21.
`
`I am an IEEE Fellow, a distinction and the highest level of IEEE
`
`membership awarded by the IEEE directors to recognize a high level of
`
`demonstrated extraordinary accomplishments. The IEEE is the Institute of
`
`Electrical and Electronics Engineers, the world’s largest association of technical
`
`professionals whose objectives include the educational and technical advancement
`
`of electrical and electronic engineering, telecommunications, computer
`
`engineering, and related disciplines. I am a member of the IEEE Circuits and
`
`Systems Society, IEEE Solid State Circuits Society, and IEEE Communication
`
`Society, IEEE RF and Microwave committees, IEEE International Symposium on
`
`Low Power Electronics and Design (ISLPED), IEEE Signal Processing Society,
`
`IEEE Fellow Selection Committee, and many other International Electrical
`
`Engineering societies. I was one of the key organizers to establish the IEEE Radio
`
`Frequency Integrated Circuits (RFIC) symposium in 1995, and have been on the
`
`executive committee, and technical committee of RFIC for the last 16 years. The
`
`RFIC Symposium has grown and is now the premier international symposium in
`
`the world where the latest RF circuits and components are presented. I have been
`
`involved in several international conferences in the areas of RF, Communication,
`
`10
`
`

`

`
`
`Arigna ’343 Patent
`
`Signal Processing, and IC design.
`
`22.
`
`I have received several awards including the Carter Best Teacher
`
`Award, the IEEE Darlington Award (which is given for the best technical paper on
`
`circuits and systems in the IEEE Circuits and Systems Society), and the Motorola
`
`10X Rapid Design Cycle Reduction Award.
`
`23.
`
`I have been one of the key organizers of the IEEE International
`
`Symposium on Low Power Electronics and Design (ISLPED) since 1995. I have
`
`published papers and organized sessions on techniques for low-power cellular
`
`phones at ISLPED. I have published a number of papers on the design and
`
`development of low-power RF and wireless transceivers.
`
`24. My experience and qualifications are further detailed in my
`
`curriculum vitae, which is included as EX-1004.
`
` SUMMARY OF CONCLUSIONS FORMED
`25. As part of my analysis, I have reviewed the ’343 Patent, relevant
`
`excerpts of the prosecution history of the ’343 Patent, and Plaintiff Arigna
`
`Technology Limited’s Preliminary Infringement Contentions As to Apple Inc.,
`
`Arigna Technology Limited v. Samsung Electronics Co., Ltd, Samsung Electronics
`
`America, Inc., and Apple Inc., Case No. 6:21-cv-943-ADA (W.D. Tex. Jan. 06,
`
`2022) (EX-1007). I have also reviewed at least the following prior art references
`
`and other materials:
`
`11
`
`

`

`
`
`Arigna ’343 Patent
`
`Prior Art References and Other Materials
`
`U.S. Patent No. 6,603,323 to Yamaguchi et al. (“the ’343 Patent”) (EX-1001)
`
`Excerpts of Prosecution History of the ’343 Patent (Serial No. 10,171,983) (EX-
`1002)
`
`U.S. Patent No. 6,222,412 to Jeon et al. (“Jeon ’412”) (EX-1005)
`
`Jeon et al., “Input Harmonics control using non-linear capacitor in GaAs FET
`Power Amplifier,” 1997 IEEE MTT-S International Microwave Symposium
`Digest, 1997, pp. 817-820 (“Jeon IEEE”) (EX-1006)
`
`Plaintiff Arigna Technology Limited’s Preliminary Infringement Contentions As
`to Apple Inc., Exhibit A, Arigna Technology Limited v. Samsung Electronics
`Co., Ltd, Samsung Electronics America, Inc., and Apple Inc., Case No. 6:21-cv-
`943-ADA (W.D. Tex. Jan. 06, 2022) (EX-1007)
`
`Translation of Japanese Unexamined Patent Application Publication No. H4-
`40702 to Yoshimasu (“Yoshimasu”) (EX-1008)
`
`Baker et al., CMOS Circuit Design, Layout, and Simulation, New York, Institute
`of Electrical and Electronics Engineers, Inc., 1998 (EX-1010)
`
`U.S. Patent No. 4,249,122 to Widlar (EX-1011)
`
`McClaning and Vito, Radio Receiver Design, Atlanta, Noble Publishing
`Corporation, 2000 (EX-1018)
`
`Johnson et al., Basic Electric Circuit Analysis, Englewood Cliffs, Prentice-Hall,
`Inc., 1978 (EX-1019)
`
`
`
`26. This Declaration explains the conclusions that I have formed based on
`
`my analysis. To summarize those conclusions:
`
`•
`
`Ground 1: Based upon my knowledge and experience and my review of the
`
`prior art publications in this declaration, I believe that claims 1 and 2 of the
`
`12
`
`

`

`
`
`Arigna ’343 Patent
`
`’343 Patent are made obvious by the combination of Jeon ’412 and Jeon
`
`IEEE.
`
`•
`
`Ground 2: Based upon my knowledge and experience and my review of the
`
`prior art publications in this declaration, I believe that claims 1 and 2 of the
`
`’343 Patent are made obvious by the combination of Yoshimasu and Jeon
`
`IEEE.
`
` BACKGROUND KNOWLEDGE ONE OF SKILL IN THE ART
`WOULD HAVE HAD PRIOR TO THE PRIORITY DATE OF THE ’343
`PATENT
`27.
`
`I have been informed that a person of ordinary skill in the art is a
`
`hypothetical person who is presumed to have the skill and experience of an
`
`ordinary worker in the field at the time of the alleged invention. Based on my
`
`knowledge and experience in the field and my review of the ’343 Patent and file
`
`history, I believe one of ordinary skill in the art relating to, and at the time of, the
`
`invention of the ’343 Patent would have been someone with at least a Master of
`
`Science degree in an academic area emphasizing circuit design, such as electrical
`
`engineering or an equivalent field (or a similar technical Master’s Degree, or a
`
`higher degree) with a concentration in circuit design. Alternatively, one of ordinary
`
`skill in the art would have been someone with a Bachelor’s Degree (or higher
`
`degree) in an academic area such as electrical engineering. Additional education in
`
`a relevant field could substitute for professional experience, or relevant experience
`
`13
`
`

`

`
`
`Arigna ’343 Patent
`
`in the field could substitute for formal education.
`
`28. My analysis and conclusions set forth in this declaration are based on
`
`the perspective of a person of ordinary skill in the art having this level of
`
`knowledge and skill as of the date of the alleged invention of the ’343 Patent
`
`(“POSITA”). Based on instruction from Counsel, I have applied December 18,
`
`2001 (the “Critical Date”), as the date of the alleged invention of the ’343 Patent.
`
`29. Based on my experiences, I have a good understanding of the
`
`capabilities of a POSITA. Indeed, I have taught, mentored, advised, and
`
`collaborated closely with many such individuals over the course of my career.
`
` LEGAL PRINCIPLES
`30.
`I am not a lawyer and I will not provide any legal opinions in this IPR.
`
`Although I am not a lawyer, I have been advised that certain legal standards are to
`
`be applied by technical experts in forming opinions regarding the meaning and
`
`validity of patent claims.
`
`A. Claim Interpretation
`I understand that claim terms are generally given their plain and
`
`31.
`
`ordinary meaning based on the patent’s specification and file history as understood
`
`by a person of ordinary skill in the art at the time of the purported invention. In that
`
`regard, I understand that the best indicator of claim meaning is its usage in the
`
`context of the patent specification as understood by a POSITA. I further
`
`14
`
`

`

`
`
`Arigna ’343 Patent
`
`understand that the words of the claims should be given their plain meaning unless
`
`that meaning is inconsistent with the patent specification or the patent’s history of
`
`examination before the Patent Office. I also understand that the words of the
`
`claims should be interpreted as they would have been interpreted by a POSITA at
`
`the time of the invention was made (not today).
`
`B. Anticipation
`I understand that a patent claim is invalid as anticipated if each and
`
`32.
`
`every element as set forth in the claim is found, either expressly or inherently
`
`described, in a single prior art reference. I also understand that, to anticipate, the
`
`reference must teach all of the limitations arranged or combined in the same way
`
`as recited in the claim. I do not rely on anticipation in this declaration.
`
`33. With respect to inherency, I understand that the fact that a certain
`
`result or characteristic may occur or be present in the prior art is not sufficient to
`
`establish the inherency of that result or characteristic. Instead, the inherent
`
`characteristic must necessarily flow from the teaching of the prior art.
`
`C. Obviousness
`I understand that a patent claim is invalid if the claimed invention
`
`34.
`
`would have been obvious to a person of ordinary skill in the field at the time of the
`
`purported invention, which is often considered the time the application was filed.
`
`Even if all of the claim limitations are not found in a single prior art reference that
`
`15
`
`

`

`
`
`Arigna ’343 Patent
`
`anticipates the claim, the claim can still be invalid.
`
`35. To obtain a patent, a claimed invention must have, as of the priority
`
`date, been nonobvious in view of the prior art in the field. I understand that an
`
`invention is obvious when the differences between the subject matter sought to be
`
`patented and the prior art are such that the subject matter as a whole would have
`
`been obvious at the time the invention was made to a person having ordinary skill
`
`in the art.
`
`36.
`
`I understand that, to prove that prior art or a combination of prior art
`
`makes a patent obvious it is necessary to: (1) identify the particular references that,
`
`singly or in combination, make the patent obvious; (2) specifically identify which
`
`elements of the patent claim appear in each of the asserted references; and (3)
`
`explain a motivation, teaching, need, market pressure or other legitimate reason
`
`that would have inspired a person of ordinary skill in the art to combine prior art
`
`references to solve a problem.
`
`37.
`
`I also understand that certain objective indicia can be important
`
`evidence regarding whether a patent is obvious or nonobvious. Such indicia
`
`include:
`
`•
`
`•
`
`•
`
`Commercial success of products covered by the patent claims;
`
`A long-felt need for the invention;
`
`Failed attempts by others to make the invention;
`
`16
`
`

`

`
`
`Arigna ’343 Patent
`
`•
`
`•
`
`•
`
`•
`
`•
`
`•
`
`Copying of the invention by others in the field;
`
`Unexpected results achieved by the invention as compared to the closest
`
`prior art;
`
`Praise of the invention by the infringer or others in the field;
`
`The taking of licenses under the patent by others;
`
`Expressions of surprise by experts and those skilled in the art at the making
`
`of the invention; and
`
`The patentee proceeded contrary to the accepted wisdom of the prior art.
`
`38. To the extent these factors have been brought to my attention, if at all,
`
`I have taken them into consideration in rendering my opinions and conclusions.
`
` MATERIALS CONSIDERED
`39. My analysis and conclusions set forth in this declaration are based on
`
`my educational background and experiences in the field (see Section IV). Based on
`
`my above-described experience, I believe that I am considered to be an expert in
`
`the field. Also, based on my experiences, I understand and know of the capabilities
`
`of persons of ordinary skill in the field during the 1980s-1990s, and I taught,
`
`participated in organizations, and worked closely with many such persons in the
`
`field during that time frame.
`
`40. As part of my independent analysis for this declaration, I have
`
`considered the following: the background knowledge/technologies that were
`
`17
`
`

`

`
`
`Arigna ’343 Patent
`
`commonly known to persons of ordinary skill in this art during the time before the
`
`earliest claimed priority date for the ’343 Patent; my own knowledge and
`
`experiences gained from my work experience in the field of the ’343 Patent and
`
`related disciplines; and my experience in working with others involved in this field
`
`and related disciplines.
`
`41.
`
`In addition, I have analyzed the publications and materials listed
`
`above.
`
` TECHNOLOGY OVERVIEW
`A. Diode Capacitance
`42. By the time of the Critical Date, the capacitance-voltage
`
`characteristics of diodes had been well-understood for decades. A diode is
`
`“reverse-biased” when the voltage at the diode’s anode is less than the voltage at
`
`the diode’s cathode. When a diode is in a reverse-biased state, an increasing
`
`reverse bias on the diode (for example, due to the anode voltage decreasing, the
`
`cathode voltage increasing, or a combination thereof) causes the capacitance of the
`
`diode to decrease. EX-1010, 33-35. Correspondingly, a decreasing reverse bias
`
`causes an increase in the capacitance. This is caused by changes in the width of the
`
`depletion region that is present in diodes such as Schottky diodes, pn-junction
`
`diodes, and pin diodes. Id.
`
`B. Reactance
`43. The reactance of a circuit element is the opposition to the flow of
`
`18
`
`

`

`
`
`Arigna ’343 Patent
`
`varying current from the circuit element due to its inductance or capacitance. EX-
`
`1019, 264-265. Reactance is associated with the impedance of an inductor or
`
`capacitor and can be defined more specifically in different ways. However,
`
`because the reactance of a circuit element (which may include multiple circuit
`
`elements in combination) depends on the circuit element’s capacitance, a change in
`
`the circuit element’s capacitance can be associated with a corresponding change in
`
`the circuit element’s reactance. The definition of reactance with which I am most
`
`familiar, and which I believe a POSITA would have understood as of the Critical
`
`Date, would suggest that capacitance and reactance are inversely proportional and
`
`change in opposite directions. See, e.g., EX-1019, 264-265. This definition would
`
`suggest that, as the reverse bias on a diode increases (e.g., as the cathode voltage of
`
`the diode increases, for constant anode voltage), the reactance of the diode
`
`increases.
`
`44. However, for certain definitions of reactance or a reactance
`
`component, a change in capacitance can be associated with, equivalent to, or an
`
`example of a change in reactance or reactance component in the same direction as
`
`the change in capacitance, such that an increasing capacitance is associated with,
`
`equivalent to, or an example of an increasing reactance or reactance component,
`
`and a decreasing capacitance is associated with, equivalent to, or an example of a
`
`decreasing reactance or reactance component. A POSITA would have interpreted
`
`19
`
`

`

`
`
`Arigna ’343 Patent
`
`this relationship as applying to the reactances referenced in the ’343 Patent. For
`
`example, the ’343 Patent describes that “the depletion capacitance Cd of the diode
`
`21 decreases inversely with the increase in potential of the gate of the transistor
`
`100,” describes “to decrease the reactance component in response to an increase in
`
`potential of the gate,” and describes “in order to decrease the reactance component
`
`according to the increase in potential of the gate of the transistor.” EX-1001, 3:6-7,
`
`5:3-5, 6:18-21. The increase in potential of the gate is described as causing changes
`
`in the capacitance and a reactance component in the same direction (a decrease).
`
`The ’343 Patent also describes “the reactance component Cd,”1 where Cd is also
`
`described as “the depletion capacitance . . . of the diode.” EX-1001, 3:41-42,
`
`4:47-48.
`
`45.
`
`In addition, the ’343 Patent, in describing the circuit of FIG. 1,
`
`describes that a “depletion capacitance Cd of the diode 21 decreases inversely with
`
`the increase in potential of the gate of the transistor 100 in order that the total
`
`capacitance of CGS and Cd reaches a substantially constant value.” EX-1001, 5:36.
`
`Other than use of the word capacitance in place of the word reactance, this
`
`language closely mirrors the language of claim 1 of the ’343 Patent (of which FIG.
`
`1 provides an example of a phase correction circuit), in which “the reactance of the
`
`
`
`1 All emphasis is added unless indication otherwise.
`
`20
`
`

`

`
`
`Arigna ’343 Patent
`
`circuit element decreases in response to an increase in potential of the gate,
`
`wherein a sum of the reactance of the circuit element and a gate-source reactance
`
`of the transistor remains substantially constant.”
`
`46. Based on these disclosures, a POSITA would have understood and/or
`
`would have found obvious that, for the purposes of interpreting the ’343 Patent,
`
`changing capacitances are equivalent to or an obvious example of changing
`
`reactances or reactance components, in the same direction as the changing
`
`capacitances. It follows that a POSITA would have understood and/or would have
`
`found obvious that, for the purposes of interpreting the ’343 Patent, a constant
`
`capacitance is equivalent to or an obvious example of a constant reactance or a
`
`constant reactance component.
`
`47. This interpretation is consistent with statements made by the ’343
`
`Patent’s applicant during prosecution and with the preliminary infringement
`
`contentions filed by the Patent Owner. In a response to a non-final Office Action,
`
`the applicant noted that “it is well known that a reverse biased diode functions as a
`
`capacitor, i.e., a reactance.” EX-1002, 4. Patent Owner identifies a claim mapping
`
`in which “the circuit element has a reactance component (i.e. capacitance) that
`
`changes with potential difference.” EX-1007, 7. Patent Owner also contends that
`
`“the ’343 Patent specification at 4:46-51 and 5:3-8 identifies the ‘reactance
`
`component’ as equivalent to ‘capacitance’ (‘Cd’).” EX-1007, 10. These statements
`
`21
`
`

`

`
`
`Arigna ’343 Patent
`
`equating “capacitance” to “reactance” and “reactance component” are consistent
`
`with an interpretation of a change in capacitance as associated with, equivalent to,
`
`or an example of a change in reactance or a reactance component in the same
`
`direction as the change in capacitance.
`
` OVERVIEW OF THE ’343 PATENT
`48. The ’343 Patent “relates to a phase correction circuit for a transistor
`
`using a high-frequency signal.” EX-1001, 1:7-9. The Challenged Claims are
`
`directed to techniques for compensating for changes in transistor reactance using a
`
`circuit element connected to a gate of the transistor. As was well-established in this
`
`field at the time of invention, when an AC voltage is applied to a capacitor, there
`
`exists a time delay between the voltage across the capacitor and the current through
`
`the capacitor. This delay is measured by the phase difference between the voltage
`
`across the capacitor and the current flowing through the capacitor. For example,
`
`for an AC signal, the phase difference is a quarter-cycle (90°) phase difference. For
`
`more complex circuits, the phase difference is tan-1(X/R), where X is the reactive
`
`component of the circuit and R is the real component. By altering reactance
`
`components (e.g., by altering capacitances as performed in the ’343 Patent), phases
`
`in the circuit are modified. See, e.g., EX-1019, 264-265.
`
`49. FIG. 1 of the ’343 Patent, reproduced below in annotated form, shows
`
`an example of a phase correction circuit. The phase correction circuit operates in
`
`22
`
`

`

`
`
`Arigna ’343 Patent
`
`conjunction with a temperature compensation circuit. EX-1001, 4:1-63. The phase
`
`correction circuit and temperature compensation circuit are each connected to a
`
`gate of a transistor. The phase correction circuit includes a revere-biased diode, the
`
`cathode of which is connected to the gate of the transistor. EX-1001, 4:59-5:2.
`
`Annotated FIG. 1 of the ’343 Patent
`
`
`
`
`
`APPLE-1001, Fig. 7 (annotated)
`
`50.
`
`I first describe the operation of the temperature compensation circuit.
`
`As temperature changes, the threshold voltage of the transistor also changes. EX-
`
`1001, 4:33-38, FIG. 2. To provide for temperature-invariant operation, the
`
`temperature compensation circuit applies a temperature-dependent voltage to the
`
`gate of the transistor. EX-1001, 4:28-33, FIG. 4. For example, as shown in FIG. 4
`
`23
`
`

`

`
`
`Arigna ’343 Patent
`
`of the ’343 Patent (reproduced below in annotated form) when the temperature
`
`increases from T1 to T2, the voltage applied at the gate of the transistor (at
`
`terminal P1) increases by 0.5 V. EX-1001, 4:28-33, FIG. 4. This voltage incr

This document is available on Docket Alarm but you must sign up to view it.


Or .

Accessing this document will incur an additional charge of $.

After purchase, you can access this document again without charge.

Accept $ Charge
throbber

Still Working On It

This document is taking longer than usual to download. This can happen if we need to contact the court directly to obtain the document and their servers are running slowly.

Give it another minute or two to complete, and then try the refresh button.

throbber

A few More Minutes ... Still Working

It can take up to 5 minutes for us to download a document if the court servers are running slowly.

Thank you for your continued patience.

This document could not be displayed.

We could not find this document within its docket. Please go back to the docket page and check the link. If that does not work, go back to the docket and refresh it to pull the newest information.

Your account does not support viewing this document.

You need a Paid Account to view this document. Click here to change your account type.

Your account does not support viewing this document.

Set your membership status to view this document.

With a Docket Alarm membership, you'll get a whole lot more, including:

  • Up-to-date information for this case.
  • Email alerts whenever there is an update.
  • Full text search for other cases.
  • Get email alerts whenever a new case matches your search.

Become a Member

One Moment Please

The filing “” is large (MB) and is being downloaded.

Please refresh this page in a few minutes to see if the filing has been downloaded. The filing will also be emailed to you when the download completes.

Your document is on its way!

If you do not receive the document in five minutes, contact support at support@docketalarm.com.

Sealed Document

We are unable to display this document, it may be under a court ordered seal.

If you have proper credentials to access the file, you may proceed directly to the court's system using your government issued username and password.


Access Government Site

We are redirecting you
to a mobile optimized page.





Document Unreadable or Corrupt

Refresh this Document
Go to the Docket

We are unable to display this document.

Refresh this Document
Go to the Docket