`FOR THE DISTRICT OF DELAWARE
`
`MONTEREY RESEARCH, LLC,
`
`Plaintiff,
`
`vs.
`
`Civil Action No. 19-2090-NIQA-LAS
`
`NANYA TECHNOLOGY CORPORATION,
`NANYA TECHNOLOGY CORPORATION,
`U.S.A., and NANYA TECHNOLOGY
`CORPORATION DELAWARE,
`
`Defendants.
`
`NANYA TECHNOLOGY CORPORATION, NANYA TECHNOLOGY CORPORATION,
`U.S.A., AND NANYA TECHNOLOGY CORPORATION DELAWARE’S
`INITIAL INVALIDITY CONTENTIONS
`
`IPR2021-00167
`Nanya Technology Corp. v. Monterey Research, LLC
`Monterey Research LLC Exhibit 2007
`Ex. 2007, Page 1
`
`
`
`
`
`I.
`
`TABLE OF CONTENTS
`
`Page
`
`INTRODUCTION ................................................................................................................ 1
`
`II.
`
`CLAIM CONSTRUCTION ................................................................................................. 6
`
`III. ASSERTED PATENT AND CLAIMS ................................................................................ 6
`
`IV. PRIORITY ............................................................................................................................ 8
`
`V.
`
`STATE OF THE ART .......................................................................................................... 8
`
`VI.
`
`INVALIDITY BASED ON THE PRIOR ART ................................................................. 13
`
`VII.
`
`INVALIDITY UNDER 35 U.S.C. § 112 ........................................................................... 76
`
`VIII. ADDITIONAL INVALIDITY CONTENTIONS .............................................................. 83
`
`
`
`
`
`
`
`
`i
`
`Ex. 2007, Page 2
`
`
`
`
`
`
`
`Appendices D1-D18
`
`Appendices E1-E7
`
`Appendices I1-I3
`
`Appendices J1-J5
`
`Appendices K1-K3
`
`
`
`
`
`
`
`
`
`EXHIBITS AND APPENDICES
`
`Invalidity claim charts for U.S. Patent No. 6,651,134
`
`Invalidity claim charts for U.S. Patent No. 6,680,516
`
`Invalidity claim charts for U.S. Patent No. 6,902,993
`
`Invalidity claim charts for U.S. Patent No. 7,158,429
`
`Invalidity claim charts for U.S. Patent No. 6,825,526
`
`Appendices M1-M5
`
`Invalidity claim charts for U.S. Patent No. 6,363,031
`
`
`
`Appendix OD
`
`Appendix OE
`
`Appendix OJ
`
`
`
`Appendix AD
`
`Appendix AE
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Obviousness references for U.S. Patent No. 6,651,134
`
`Obviousness references for U.S. Patent No. 6,680,516
`
`Obviousness references for U.S. Patent No. 7,158,429
`
`Applicant Admitted Prior Art for U.S. Patent No. 6,651,134
`
`Applicant Admitted Prior Art for U.S. Patent No. 6,680,516
`
`ii
`
`Ex. 2007, Page 3
`
`
`
`
`
`INTRODUCTION
`
`Pursuant to the Court’s Scheduling Order (Dkt. 38) Nanya Technology Corporation, Nanya
`
`Technology Corporation, U.S.A., and Nanya Technology Corporation Delaware (collectively
`
`“Defendant” or “Nanya”) serves these Initial Invalidity Contentions on Plaintiff Monterey
`
`Research, LLC (“Plaintiff” or “Monterey”) for U.S. Patent Nos. 6,651,134 (the “’134 Patent”),
`
`6,680,516 (the “’516 Patent”), 6,902,993 (the “’993 Patent”), 7,158,429 (the “’429 Patent”),
`
`6,825,526 (the “’526 Patent”), and 6,363,031 (the “’031 Patent”) (collectively the “Asserted
`
`Patents”). These Invalidity Contentions are based on Defendant’s current knowledge of the
`
`Asserted Patents and prior art, along with their understanding of Plaintiff’s infringement
`
`allegations set forth in its November 20. 2020 Preliminary Disclosure of Asserted Claims and
`
`Infringement Contentions (“Infringement Contentions”). Defendant’s investigation of the prior
`
`art is ongoing, and Defendant expressly reserve the right to supplement these Invalidity
`
`Contentions as the case proceeds.
`
`Nothing in these Invalidity Contentions is intended, nor should be construed, as a waiver
`
`of any claim construction argument or non-infringement position. Defendant’s statements herein
`
`(including the accompanying claim charts) reflect Defendant’s present understanding of the
`
`purported potential scope of the claims that Monterey appears to be advocating by way of its
`
`Infringement Contentions. They are not to be seen as any acquiescence to Plaintiff’s interpretation
`
`of any claims. Defendant disagrees that any such claim scope is proper. Defendant reserves the
`
`right to supplement these contentions to address any supplemental infringement contentions. For
`
`purposes of these Invalidity Contentions, Defendant identifies prior art references and provide
`
`element-by-element claim charts based on the apparent constructions of the Asserted Claims
`
`advanced by Monterey in its Infringement Contentions (which, for at least some limitations,
`
`contradict the plain language of the claim).
`
`27581295.1
`
`- 1 -
`
`Ex. 2007, Page 4
`
`
`
`
`
`Nothing herein shall be interpreted as an admission that: (1) the Asserted Claims are
`
`infringed by any of Defendant’s instrumentalities, (2) any particular feature or aspect of any of the
`
`accused instrumentalities practices any limitation of the Asserted Claims, (3) there is 35 U.S.C. §
`
`112 support for any limitation of the Asserted Claims, or (4) any of Monterey’s proposed or
`
`implied constructions are supportable or proper.
`
`Consistent with the Court’s Scheduling Order and the Federal Rules of Civil Procedure,
`
`Defendant reserves the right to amend these Invalidity Contentions. The information and
`
`documents that Defendant produces are provisional and subject to further revision as follows.
`
`Defendant expressly reserves the right to amend its disclosures and document production
`
`referenced herein should Monterey provide any information that it failed to provide in its
`
`Infringement Contention disclosures or should Monterey amend its disclosures in any way,
`
`whether explicitly or implicitly. Further, because discovery has only recently begun and because
`
`Defendant have not yet completed its search for and analysis of relevant prior art, Defendant
`
`reserves the right to amend the information provided herein. Such amendments include, for
`
`example, identifying and relying on additional references, should Defendant’s further search and
`
`analysis yield additional information or references. Defendant reserves the right to supplement
`
`these contentions in light of any additional prior art of which Plaintiff is aware, and did not disclose
`
`to Defendant in discovery. Also, Defendant anticipates issuing subpoenas to third parties believed
`
`to have knowledge, documentation and/or corroborating evidence concerning some of the prior art
`
`listed herein and/or additional prior art. These third parties include, but are not limited to, the
`
`authors, employers of authors, inventors, assignees, or former or current employee of assignees,
`
`of the references identified or the Asserted Patents. Defendant reserves the right to supplement
`
`27581295.1
`
`- 2 -
`
`Ex. 2007, Page 5
`
`
`
`
`
`these contentions in light of any newly discovered information produced by these or other
`
`companies from which Defendant may seek discovery.
`
`Defendant also contends that the Asserted Claims are invalid in view of public knowledge
`
`and uses and/or offers for sale or sales of products and services that are under 35 U.S.C. § 102(a)
`
`and/or 35 U.S.C. § 102(b) and/or prior inventions made in this country by other inventors who had
`
`not abandoned, suppressed, or concealed them under 35 U.S.C. § 102(g), and that anticipate or
`
`render obvious the Asserted Claims. The following lists each system that is now known by
`
`Defendant to constitute prior art under 35 U.S.C. §§ 102(a), (b), (f), and/or (g). Defendant
`
`contends that the following descriptions and events are stated on information and belief, and are
`
`supported by the information and documents that will be produced by Defendant and/or third
`
`parties. As discovery is ongoing, Defendant continues to investigate these events.
`
`Moreover, Defendant reserves the right to revise its contentions concerning the invalidity
`
`of the claims of the Asserted Patents based upon the Court’s construction of the claims of the
`
`Asserted Patents, any findings as to the priority dates of the Asserted Claims, and/or positions that
`
`Monterey’s, Defendant’s, or any expert witness may take concerning claim interpretation,
`
`infringement, and/or invalidity issues.
`
`Prior art not included in this disclosure, whether known or not known to Defendant, may
`
`become relevant. In particular, Defendant is currently unaware of the extent, if any, to which
`
`Monterey will contend that limitations of the Asserted Claims are not disclosed in the prior art
`
`identified by Defendant. To the extent that such an issue arises, Defendant reserves the right to
`
`identify other references that would have made the addition of the allegedly missing limitation to
`
`the disclosed device or method obvious or show that the allegedly missing limitation would have
`
`27581295.1
`
`- 3 -
`
`Ex. 2007, Page 6
`
`
`
`
`
`been known or readily apparent to one of ordinary skill in the art at the time of the alleged invention
`
`in light of the disclosure of the prior art at issue.
`
`Defendant’s claim charts in Appendices D, E, I, J, K, M, OD, OE, OJ, AD, and AE cite to
`
`or reference particular teachings and disclosures of the prior art as applied to features of the
`
`Asserted Claims, but persons having ordinary skill in the art generally may view an item of prior
`
`art in the context of other publications, literature, products, and understanding. As such, the cited
`
`portions are only examples, and Defendant reserves the right to rely on uncited portions of the
`
`prior-art references and on other publications and expert testimony as aids in understanding and
`
`interpreting the cited portions, as providing context thereto, and as additional evidence that the
`
`prior art discloses a claim limitation. Defendant further reserves the right to rely on uncited
`
`portions of the prior-art references, other publications, and testimony to establish reasons for
`
`combining certain cited references that render the Asserted Claims obvious.
`
`The references discussed below and in the claim charts in Exhibits D, E, I, J, K, M, OD,
`
`OE, OJ, AD, and AE may disclose the elements of the Asserted Claims explicitly and/or inherently,
`
`and/or they may be relied upon to show the state of the art in the relevant time frame. The
`
`suggested obviousness combinations are provided in the alternative to Defendant’s anticipation
`
`contentions and are not to be construed to suggest that any reference included in the combinations
`
`is not by itself anticipatory.
`
`Depending on the Court’s construction of the claims of the Asserted Patent, and/or
`
`positions that Monterey, Defendant, or any expert witness may take concerning claim
`
`interpretation, infringement, and/or invalidity issues, one or more of the charted prior-art
`
`references may be of greater or lesser relevance and different combinations of these references
`
`27581295.1
`
`- 4 -
`
`Ex. 2007, Page 7
`
`
`
`
`
`may be implicated. Given this uncertainty, the charts may reflect alternative applications of the
`
`prior art against the Asserted Claims.
`
`Defendant’s Invalidity Contentions are based at least in part on the filing dates of the
`
`applications resulting in the Asserted Patents. Defendant reserves the right to challenge these
`
`priority dates and any priority date that Monterey later alleges is appropriate.
`
`Defendant reserves the right to assert invalidity under 35 U.S.C. §§ 101, 102(c), (d), or (f)
`
`to the extent that discovery or further investigation yield information forming the basis for such
`
`claims. Defendant reserves the right to assert that the Asserted Patent is invalid under 35 U.S.C.
`
`§ 102(f) in the event Defendant obtains evidence that the named inventors of the Asserted Patents
`
`did not invent the subject matter claimed in the Asserted Patent. Should Defendant obtain such
`
`evidence, it will provide the name of the person(s) from whom and the circumstances under which
`
`the invention or any part of it was derived.
`
`Defendant incorporates in these Invalidity Contentions, in full, all prior art references cited
`
`in the Asserted Patents and their prosecution histories and any applicable post-grant proceedings,
`
`including ex parte reexaminations and inter partes reviews (currently pending or otherwise),
`
`including but not limited to:
`
` Advanced Micro Devices, Inc. v. Monterey Research, LLC, IPR2020-00985 (U.S.
`Patent No. 6,651,134)
`
` Qualcomm Incorporated v. Monterey Research, LLC, IPR2020-01492 (U.S. Patent
`No. 6,651,134)
`
` Nanya Technology Corporation v. Monterey Research, LLC, IPR2021-00167 (U.S.
`Patent No. 6,651,134)
`
` STMicroelectronics, Inc. v. Monterey Research, LLC, IPR2021-00355 (U.S. Patent
`No. 6,651,134)
`
` Qualcomm Incorporated v. Monterey Research, LLC, IPR2021-00119, (U.S. Patent
`No. 6,680,516)
`
` Nanya Technology Corporation et al v. Monterey Research, LLC, IPR2021-00171,
`(U.S. Patent No. 6,680,516)
`
`27581295.1
`
`- 5 -
`
`Ex. 2007, Page 8
`
`
`
`
`
` Nanya Technology Corporation et al v. Monterey Research, LLC, IPR2021-00170,
`(U.S. Patent No. 7,158,429)
`
` Nanya Technology Corporation et al v. Monterey Research, LLC, IPR2021-00172,
`(U.S. Patent No. 6,902,993)
`
`Nanya further incorporates in these Invalidity Contentions all invalidity theories expressed
`
`by Defendants STMicroelectronics, Inc (“ST, Inc.”) and/or Qualcomm Incorporated, Qualcomm
`
`Technologies, Inc., and Qualcomm CDMA Technologies Asia-Pacific PTE Ltd. (“Qualcomm”)
`
`that are complementary and/or supplementary to those expressed by Nanya as if those theories
`
`were set forth in full in Nanya’s contentions.
`
`Defendant has provided disclosures and related documents pertaining only to the Asserted
`
`Claims as identified by Monterey in its Infringement Contentions. Defendant reserves the right to
`
`modify, amend, or supplement these Invalidity Contentions to show the invalidity of any additional
`
`claims that the Court may allow Monterey to later assert. Defendant further reserves the right to
`
`supplement its document production should it later find additional, responsive documents.
`
`CLAIM CONSTRUCTION
`
`To the extent that these Invalidity Contentions rely on or otherwise embody particular
`
`constructions of terms or phrases in the Asserted Claims, Nanya is not proposing any such
`
`constructions as proper constructions of those terms or phrases at this time. The Court established
`
`separate deadlines for the parties’ proposed claim constructions, and Nanya will disclose its
`
`proposed constructions accordingly. For purposes of these Invalidity Contentions, Nanya may
`
`adopt alternative claim construction positions. In particular, portions of these Invalidity
`
`Contentions, including the claim charts attached as Appendices, may be based on the underlying
`
`claim constructions and/or interpretations as understood from Plaintiff’s Infringement Contentions
`
`and/or Plaintiff’s proposed claim constructions. Nanya, however, does not concede that Plaintiff’s
`
`apparent constructions are supportable or proper, and Nanya expressly reserves the right to contest
`
`27581295.1
`
`- 6 -
`
`Ex. 2007, Page 9
`
`
`
`any such constructions.
`
`In addition, to the extent that these Invalidity Contentions rely on or
`
`otherwise embody a particular order in which the steps of method claims are performed, Nanya
`
`does not necessarily propose that the method claims must be limited to such order, although Nanya
`
`reserves the right to propose such an order. Moreover, nothing disclosed herein is an admission
`
`or acknowledgement that any Accused Instrumentality, or any of Nanya’s other products or
`
`services, infringes any of the Asserted Claims. Nanya reserves the right to supplement, modify,
`
`or otherwise amend these Invalidity Contentions,
`
`including based on the Court’s claim
`
`construction ruling and/or argumentsor positions taken during the claim construction process.
`
`Throughout the attached Appendices, Nanya provides examples of where references
`
`disclose subject matter recited in preambles, without regard to whether the preambles are properly
`
`considered to be limitations of the Asserted Claims. Nanya reserves the right to argue, at the
`
`appropriate stage of this case, that the preambles are or are not limitations. Moreover, Nanya
`
`reserves the right to argue that certain claim elements of the Asserted Claimsdo notin fact limit
`
`the scope of the Asserted Claims.
`
`ASSERTED PATENT AND CLAIMS
`
`Plaintiff asserted the following patents and claims in its Infringement Contentions against
`
`Defendant!:
`
`Asserted Patents
`
`Asserted Claims
`
`
`
`fe USS. PatentNo. 6,651,134
`| US. PatentNo. 6,680,516
`aa U.S. PatentNo. 6,902,993
`
`1-5, 9, 13, 14, 16-18
`5-7, 10, 11
`1-2, 4-10, 12-19
`
`! The asserted patents and claims are collectively referenced throughout these contentions
`as the “Asserted Patents” and the “Asserted Claims.”
`
`27581295.1
`
`-7-
`
`Ex. 2007, Page 10
`
`
`
`
`
`4.
`
`5.
`
`6.
`
`U.S. Patent No. 7,158,429
`
`1-3
`
`U.S. Patent No. 6,825,526
`
`1-3, 8-10, 15-17
`
`U.S. Patent No. 6,363,031
`
`1, 3, 6, 9-11, 13, 15, 17, 19, 20
`
`For the purposes of these contentions, Nanya addresses only those claims specifically
`
`asserted by Plaintiff. Defendant reserves the right to amend or supplement this disclosure as
`
`necessary in light of any changes or amendments made, for any reason, to Plaintiff’s infringement
`
`theories, Infringement Contentions, or asserted claims.
`
`PRIORITY
`
`To the extent Plaintiff alleges that any prior art relied on in these Invalidity Contentions
`
`does not actually qualify as prior art to an Asserted Patent, Defendant reserve the right to rebut
`
`those allegations (e.g., by demonstrating an earlier critical date for the challenged prior art and/or
`
`a later priority date for the Asserted Patent and/or Asserted Claim).
`
`STATE OF THE ART
`
`Defendant sets forth a summary of its current understanding of the state of the art for
`
`general subject matter of the Asserted Patents. Defendant expressly reserves the right to rely on
`
`each of the prior art references discussed in Section 0 below with respect to each of the Asserted
`
`Claims. Defendant also reserves the right to rely on the discussions of the state of the art and prior
`
`art for the Asserted Patents and their file histories in explaining the state of the art and the
`
`references’ correspondence with the claims of the Asserted Patent. Defendant further expressly
`
`reserves the right to supplement its summary of the state of the art, including for example, by
`
`information from any of the authors or named inventors on any of the prior art references, by
`
`personnel familiar with systems based on any of the prior art, or by technical experts retained on
`
`behalf of any party.
`
`27581295.1
`
`- 8 -
`
`Ex. 2007, Page 11
`
`
`
`
`
`State of the Art for the Asserted Patents
`
`i. U.S. Patent No. 6,651,134
`
`The ’134 Patent was filed on February 14, 2000. It is directed to a system and method for
`
`addressing a memory circuit with a burst of internal address signals that may be non-
`
`interruptible. ’134 Patent at Abstract. An embodiment of the alleged invention is “configured to
`
`transfer a fixed number of words of data with each access (e.g., read or write).” ’134 Patent at
`
`2:28-30. An array of memory cells may be addressed by a “burst address counter” circuit that
`
`receives an external address (ADDR_EXT), a clock (CLK), and control signals (e.g., LOAD, ADV)
`
`and that outputs a burst of internal addresses ADDR_INT that access the memory cells. See id. at
`
`2:31-46. When ADV is asserted, a fixed number of internal addresses (ADDR_INT) are generated
`
`in response to the CLK signal. Id. at 3:19-24. “Once the circuit 102 has started generating the fixed
`
`number of addresses, the circuit 102 will generally not stop until the fixed number of addresses
`
`has been generated (e.g., a non-interruptible burst).” Id. at 3:25-29.
`
`During prosecution, the patentee argued that the claims were patentable over the prior art
`
`of record because the prior art did not disclose “the generation of a predetermined number of
`
`internal address signals that is non-interruptible, as presently claimed.” ’134 File History at 63.
`
`The patentee similarly distinguished other prior art by arguing that they did not teach a memory
`
`burst that was non-interruptible. See id. at 115-17, 172. However, transferring data in non-
`
`interruptible bursts to or from memory was already well known before the earliest priority date of
`
`the ’134 Patent. For example, Wada discloses a memory system with a controller for reading and
`
`writing data in burst mode and expressly teaches “when the advance signal ADV is brought High,
`
`the address on the burst counter 84 is incremented every time a leading edge of the clock signal
`
`CLK is encountered.” Wada at 2:55-61 (emphasis added). And as such, “[t]his allows the data
`
`corresponding to the address Am to be output uninterrupted in burst mode.” Id. at 16:7-10. “This
`
`27581295.1
`
`- 9 -
`
`Ex. 2007, Page 12
`
`
`
`
`
`constitution provides one advantage identical to that of the first embodiment, i.e., the ability to
`
`execute data burst output in uninterrupted fashion.” Id. at 16:14-15.
`
`Other prior art similarly establishes that such uninterrupted burst transfers were well known
`
`in the art before the ’134 Patent was filed. For example, Barrett discloses “once burst transfer is
`
`initialized the sending device transmits an uninterrupted stream of n data words over the
`
`communications bus . . . .” Barrett at Abstract (emphasis added). Indeed, “[t]he essential feature
`
`of burst communication is that the data transfer takes place at high speed and without interruption.”
`
`Id. at 1:64-66 (emphasis added). In fact, Barrett teaches that “allowing a pause at any point defeats
`
`the purpose of burst transmission, which is to send data as rapidly as possible in an uninterrupted
`
`stream.” Id. at 2:39-41. Similarly, Fujioka discloses “Hence, when the burst length is equal to 4,
`
`the 4-bit parallel data read from the sense amplifiers are converted into serial data, so that data can
`
`be consecutively read and output without any interruption.” Fujioka at 7:66-8:4. And “[w]hen
`
`the data read operation is repeatedly carried out, data can serially be read without any interruption
`
`with the burst length BL equal to four because the read cycle of the random access is comparatively
`
`short.” Id. at 3:56-60. Likewise, Schaefer discloses read-and-write burst operations “with auto-
`
`precharge” in which “[t]he user is not allowed to issue another command until the precharged
`
`time (tRP)” at the end of the operation “is completed.” Schaefer at 7:42-44. Thus, it was well
`
`known by the time the ’134 Patent was filed to generate addresses for burst memory transfers
`
`without any interruption, and the claims of the ’134 Patent are invalid as anticipated or obvious
`
`over the prior art discussed herein and in Appendices D, OD, and AD.
`
`ii. U.S. Patent No. 6,680,516
`
`The ’516 Patent was filed on December 6, 2002, and is directed towards “gate stack” for a
`
`transistor with a height designed to address a perceived “aspect ratio” concern. ’516 Patent at 1:14-
`
`64. According to the ’516 Patent, if the gate stack is too large relative to the via width in a transistor
`
`27581295.1
`
`- 10 -
`
`Ex. 2007, Page 13
`
`
`
`
`
`(i.e. aspect ratio), “then it may not be possible to properly fill the via with a conductor.” Id. at 5:2-
`
`28. The ’516 Patent does not provide any new layer, material, or arrangement of layers for the
`
`gate structure but instead proposes specific thickness ranges for each of a series of known layers
`
`that result in a gate stack height that does not exceed 2700 angstroms. Id. 1:14-5:39. But the
`
`“ongoing need to reduce the size of the elements within integrated circuits and semiconductor
`
`structures,” was well-known in the field. Id. at 1:55-57.
`
`For example, Huang provides a method of fabricating semiconductor devices used to from
`
`a self-aligned contact (SAC) to a substrate for a metal oxide semiconductor field effect
`
`(MOSFET).” Huang at 1:6-10. Huang explains that the use of SAC results in a structure that
`
`“allows the amount of source and drain contact area to be reduced, thus allowing smaller devices
`
`to be constructed, resulting in faster, as well as lower cost devices, to be realized.” Id. at 1:33-37.
`
`Huang further discloses the same layers claimed in the ’516 Patent resulting in a gate stack height
`
`that is less than 2700 angstroms. Id. at 5:27-47; Fig. 2D. As another example, the objective of
`
`Ohiwa is to “provide a semiconductor device capable of increasing the etching selectivity and
`
`reducing the aspect ratio of the contact hole arranged between multilayered elements, thereby
`
`increasing the integration density, and the manufacturing method thereof.” Ohiwa at 2:54-59.
`
`Ohiwa’s method includes “forming an interlayer insulating film on the protective insulating film;
`
`forming an opening to be aligned with the gate electrode in a self-aligned manner by etching a part
`
`of the interlayer insulating film and a part of the protective insulating film in order to expose the
`
`surface of the substrate at the bottom of the opening, and forming a wiring layer electrically
`
`connected to the exposed surface of the substrate.” Ohiwa at 3:25-40. See also Qualcomm
`
`Incorporated v. Monterey Research, LLC, IPR2021-00119, Paper 1 at 1-3, 6-17 (PTAB Oct. 26,
`
`27581295.1
`
`- 11 -
`
`Ex. 2007, Page 14
`
`
`
`
`
`2020); Nanya Technology Corporation et al v. Monterey Research, LLC, IPR2021-00171, Paper
`
`1 at 7-9 (PTAB Nov. 4, 2020).
`
`Thus, it was well known by the time the ’516 Patent was filed there was an “ongoing need
`
`to reduce the size of the elements within integrated circuits and semiconductor structures,”
`
`including any apparent concern of aspect ratio and contact fill, and the claims of the ’516 Patent
`
`are invalid as anticipated or obvious over the prior art discussed herein and in Appendices E, OE,
`
`and AE.
`
`iii. U.S. Patent No. 6,902,993
`
`The ‘993 Patent was filed on March 28, 2003. The ‘993 Patent is directed towards forming
`
`a gate of a transistor by performing a “first thermal treatment on a silicon layer” and a “second
`
`thermal treatment on the metal stack.” According to the ‘993 Patent, the resulting gate “exhibits
`
`relatively low interface contact resistance between the silicon layer and the metal stack”. ’993
`
`Patent at Abstract.
`
`iv. U.S. Patent No. 7,158,429
`
`The ‘429 Patent was filed on March 16, 2004, and claims priority to provisional application
`
`60/457,750 filed on March 26, 2003. The ’429 Patent is directed towards a “system for read path
`
`acceleration” in electronic circuits. The ‘429 Patent teaches a “first strobe reset circuit coupled to
`
`a first local amplifier”, a “second strobe reset circuit coupled to a second local amplifier”, and a
`
`“main amplifier” coupled to the output of the first and second local amplifiers. ’429 Patent at
`
`Abstract. The ’429 patent claims a well-known solution to a well-known problem of transmitting
`
`read path signals over long distances on a memory core integrated circuits. ‘429 Patent at 1:19-25.
`
`The ’429 Patent confirms that local amplifiers, global read data lines, an output registers,
`
`and an equalization circuits were well-known. During prosecution, the examiner rejected Claim 1
`
`as unpatentable over U.S. Patent No. 6,542,424 to Endo et. al. ‘429 Prosecution History at 57-58.
`
`27581295.1
`
`- 12 -
`
`Ex. 2007, Page 15
`
`
`
`
`
`The examiner reasoned that “[i]t would have been obvious to one having ordinary skill in the art
`
`at the time of the invention to utilizing Endo et al.’s data output buffer without altering the
`
`performing functional of the device for outputting data from the main amplifier.” Id. Applicant
`
`amended Claim 1, adding an unrelated element “a main amplifier strobe coupled to each of the
`
`plurality of local amplifiers.” Id. at 64-70.
`
`v. U.S. Patent No. 6,825,526
`
`The ‘526 Patent was filed on January 16, 2004. The ’526 Patent is directed towards a
`
`“structure for increasing drive current in a memory array.” The ’526 Patent describes the
`
`background art as “non-volatile memory arrays” including a number of pre-existing circuits as
`
`“related art,” including “ead-only-memory (ROM), programmable-read-only memory (PROM),
`
`erasable-programmable-read-only-memory (EPROM), and electrically-erasable-programmable-
`
`read-only-memory (EEPROM) arrays.” ‘526 patent at 1:11-20.
`
`According to the ’526 Patent, the invention “resolves the need in the art for a flash memory
`
`array, such as a floating gate flash memory array, having increased drive current, where the
`
`increased drive current is achieved without increasing the size of the flash memory array.” ‘526
`
`Patent at 1:54-58.
`
`vi. U.S. Patent No. 6,363,031
`
`The ’031 Patent was filed on December 22, 2000 and claims priority to Application No.
`
`09/433,822 filed November 3, 1999. The ‘031 Patent is directed towards “a circuit configured to
`
`automatically generate a sleep signal upon detecting that one or more chip select signals has been
`
`in a first state for a predetermined number of clock cycles.” ’031 Patent at Abstract.
`
`INVALIDITY BASED ON THE PRIOR ART
`
`The primary prior art references that Nanya relies on for each Asserted Patent are identified
`
`in the sections below. The Appendices to these Invalidity Contentions contain claim charts for the
`
`27581295.1
`
`- 13 -
`
`Ex. 2007, Page 16
`
`
`
`
`
`primary prior art references selected by Nanya, along with obviousness claim charts for other
`
`invalidating prior art.2 Nanya’s proposed combinations of the primary prior art references are
`
`separately identified throughout these Invalidity Contentions (including in Section 0, below). In
`
`addition, reasons to combine each of the Primary References with each other or with other
`
`secondary references are provided below in detail.
`
`Nanya’s reliance on each prior art reference identified throughout these Invalidity
`
`Contentions (whether primary references or obviousness references) includes the reference itself,
`
`anything incorporated by the reference or described as relevant technology by the reference, any
`
`system embodying the reference, and any testimony by those with knowledge of the reference,
`
`such as named authors and inventors. All such documents and information shall be considered
`
`one prior art reference to the extent they describe a single prior art system, technology or solution.
`
`Moreover, while some prior art may be charted separately, Nanya reserves the right to show that
`
`combinations of individual charts describe a portion of single prior art system or solution. To the
`
`extent that Plaintiff argues that some limitation is not shown in the primary reference, Nanya
`
`reserves the right to show that element would have been well known to one of ordinary skill in
`
`view of other documents describing the same technology (e.g., the element was specified in
`
`published textbooks), or was admitted prior art (APA) of the named inventor. Nanya reserves the
`
`right to revise, amend, and/or supplement the information provided herein, including by
`
`identifying and relying on additional references, based on developments in the case including,
`
`without limitation, based on changes in the priority date of any Asserted Claim, newly discovered
`
`prior art, depositions and document productions of prior art witnesses, claim construction
`
`
`2 To the extent any of these charts cite a Figure or text related to a Figure, any
`corresponding text or Figure are incorporated by reference.
`
`27581295.1
`
`- 14 -
`
`Ex. 2007, Page 17
`
`
`
`
`
`determinations, challenges by Plaintiff to the authenticity or content of the prior art and positions
`
`taken by Plaintiff during the litigation. In particular, Nanya reserves the right to supplement these
`
`Invalidity Contentions as discovery reveals further information about prior use and/or prior public
`
`knowledge of products, methods, or systems that Nanya has reason to believe anticipate or render
`
`obvious one or more asserted claims. Nanya further reserves the right to identify and rely on
`
`additional prior art in Plaintiff’s possession, custody, or control that has not yet been produced or
`
`identified to Nanya. For instance, as discussed above, Nanya anticipates seeking discovery from
`
`several of the individuals and companies associated with the references below and reserves the
`
`right to rely on such discovery and/or supplement these contentions to the extent that discovery
`
`reveals additional facts and/or prior art bases. Discovery is on-going, and Nanya reserves the right
`
`to rely