`US007256486B2
`
`c12) United States Patent
`Lee et al.
`
`(IO) Patent No.:
`(45) Date of Patent:
`
`US 7,256,486 B2
`Aug. 14, 2007
`
`(54) PACKAGING DEVICE FOR
`SEMICONDUCTOR DIE, SEMICONDUCTOR
`DEVICE INCORPORATING SAME AND
`METHOD OF MAKING SAME
`
`(75)
`
`Inventors: Kong Weng Lee, Penang (MY); Kee
`Yean Ng, Penang (MY); Yew Cheong
`Kuan, Penang (MY); Gin Ghee Tan,
`Penang (MY); Cheng Why Tan,
`Penang (MY)
`
`(73) Assignee: Avago Technologies ECBU IP
`(Singapore) Pte. Ltd., Singapore (SG)
`
`( *) Notice:
`
`Subject to any disclaimer, the term of this
`patent is extended or adjusted under 35
`U.S.C. 154(b) by O days.
`
`(21) Appl. No.: 10/608,605
`
`(22) Filed:
`
`Jun. 27, 2003
`
`(65)
`
`Prior Publication Data
`
`US 2004/0262738 Al
`
`Dec. 30, 2004
`
`(51)
`
`Int. Cl.
`HOJL 29/22
`(2006.01)
`(52) U.S. Cl. ....................... 257/690; 257/784; 257/690
`(58) Field of Classification Search ................ 257/690,
`257/784, 700, 689, 774, 783, 99, 100; 361/707,
`361/718, 719,706,717,720
`See application file for complete search history.
`
`(56)
`
`References Cited
`
`U.S. PATENT DOCUMENTS
`
`2,907,925 A
`5,006,673 A
`5,177,593 A *
`5,298,687 A
`5,440,075 A
`5,640,048 A *
`5,670,797 A
`5,986,885 A *
`6,084,295 A *
`
`10/1959 Parsons
`4/1991 Freyman et al.
`1/ 1993 Abe .. ... ... ... .. ... ... ... ... .. . 257 /98
`3/ 1994 Rapoport et al.
`8/1995 Kawakita et al.
`6/ 1997 Selna ......................... 257 /738
`9/1997 Okazaki
`11/1999 Wyland ...................... 361/704
`7 /2000 Horiuchi et al. ............ 257 /690
`
`6,191,477 Bl*
`2/2001 Hashemi ..................... 257 /706
`6,268,654 Bl *
`7/2001 Glenn et al. ................ 257/704
`3/2002 Rahim
`6,362,525 Bl
`6,383,835 Bl
`5/2002 Hata et al.
`6,620,720 Bl *
`9/2003 Moyer et al. ............... 438/612
`3/2004 Murano
`6,707,247 B2
`12/2004 Asai et al.
`6,828,510 Bl
`7,098,593 B2 *
`8/2006 Teng .......................... 313/581
`2002/0139990 Al * 10/2002 Suehiro et al . ............... 257/99
`
`(Continued)
`
`OTHER PUBLICATIONS
`
`Syd R. Wilson, Clarence J. Tracy, and John L. Freeman, Jr.,
`"Handbook of Multilevel Metallization for Integrated Circuits," N
`oyes Pub!., Westwood, New Jersey (1993), pp. 868-872.*
`
`(Continued)
`
`Primary Examiner-Sara Crane
`
`(57)
`
`ABSTRACT
`
`The packaging device includes a substrate, a mounting pad,
`a connecting pad and an interconnecting element. The
`substrate is substantially planar and has opposed major
`surfaces. The mounting pad is conductive and is located on
`one of the major surfaces. The connecting pad is conductive
`and is located on the other of the major surfaces. The
`conductive interconnecting element extends through the
`substrate and electrically interconnects the mounting pad
`and the connecting pad. The packaging device has a volume
`that is only a few times that of the semiconductor die and can
`be fabricated from materials that can withstand high-tem(cid:173)
`perature die attach processes. The packaging device can be
`configured as the only packaging device used in the semi(cid:173)
`conductor device or as a submount for a semiconductor die
`that requires a high-temperature die attach process.
`
`6 Claims, 8 Drawing Sheets
`
`300/400
`314
`310
`~ - - t - - - - -+ - - - - - - - - - - .
`
`300
`312
`
`31
`
`330
`
`250
`
`r340
`
`_,,.-320
`~-~)
`
`Cree Ex. 1001
`
`Page 1
`
`
`
`US 7,256,486 B2
`Page 2
`
`U.S. PATENT DOCUMENTS
`
`2002/0179335 Al
`2003/0017645 Al
`2003/0020126 Al
`2003/0040138 Al
`2003/0168256 Al
`
`12/2002 Curcio et al.
`1/2003 Kabayashi et al.
`1/2003 Sakamoto et al.
`2/2003 Kobayashi et al.
`9/2003 Chien
`
`OTHER PUBLICATIONS
`Electronic Packaging and Production, "Innovative PCB Reinforce(cid:173)
`ment," (Feb. 1997), p. l.*
`Johannes Adam, "New Correlations Between Electrical Current and
`Temperature Rise in PCB Traces," Proc. 20th IEEE Semi-Therm
`Symp., (Mar. 2004), pp. 1-8.*
`* cited by examiner
`
`Cree Ex. 1001
`
`Page 2
`
`
`
`U.S. Patent
`
`Aug. 14, 2007
`
`Sheet 1 of 8
`
`US 7,256,486 B2
`
`116
`120~
`~-{
`'-~
`
`FIG.1 A
`
`FIG.2A
`
`Cree Ex. 1001
`
`Page 3
`
`
`
`U.S. Patent
`
`Aug. 14, 2007
`
`Sheet 2 of 8
`
`US 7,256,486 B2
`
`114
`
`116
`
`114
`
`110 112
`
`100
`112
`130
`
`132
`
`142
`
`122
`
`100
`
`FIG.1 B
`1F
`
`130
`
`/120
`I f)
`.,
`
`\
`
`FIG.1 C
`
`1F
`FIG.1 D
`
`110
`
`114
`
`100
`
`/140
`
`_ /120
`~ f1 _.,
`
`FIG.1 F
`
`FIG.1 E
`
`Cree Ex. 1001
`
`Page 4
`
`
`
`U.S. Patent
`
`Aug. 14, 2007
`
`Sheet 3 of 8
`
`US 7,256,486 B2
`
`252
`
`250
`
`254
`
`200
`
`132
`
`100
`
`140
`
`120
`
`142
`
`122
`
`110
`')
`
`112
`\
`
`I
`
`FIG.28
`4 - - 2F 252\
`
`I
`
`-130
`
`/ 100 /200
`
`(120
`' ~
`'
`l
`
`12t (132
`
`I \,
`
`I
`~~
`
`110
`
`114
`
`130
`250
`
`254
`
`2~41
`- i-250
`
`~ 2F
`FIG.2D
`
`110
`
`114
`
`100
`
`/140
`
`254
`
`,_,
`
`114
`
`140
`
`120
`
`FIG.2C
`
`11
`
`200/ 252
`FIG.2F
`
`FIG.2E
`
`Cree Ex. 1001
`
`Page 5
`
`
`
`U.S. Patent
`
`Aug. 14, 2007
`
`Sheet 4 of 8
`
`US 7,256,486 B2
`
`FIG.3A
`
`FIG.4A
`
`Cree Ex. 1001
`
`Page 6
`
`
`
`U.S. Patent
`
`Aug. 14, 2007
`
`Sheet 5 of 8
`
`US 7,256,486 B2
`
`300
`
`300
`
`310 312
`
`FIG.3B
`----3F
`
`330
`
`312
`330
`
`314
`
`316
`
`FIG.3C
`
`3F
`FIG.30
`
`310
`
`314
`
`300
`
`/340
`
`_/"'320
`~ f-1
`-~
`
`FIG.3F
`
`FIG.3E
`
`Cree Ex. 1001
`
`Page 7
`
`
`
`U.S. Patent
`
`Aug. 14, 2007
`
`Sheet 6 of 8
`
`US 7,256,486 B2
`
`250
`
`/400
`
`310
`
`314_.../
`300
`
`320
`340
`FIG.48
`
`310
`)
`
`312
`4F 300 /400
`\ + - ·~
`I
`
`330
`I - -~
`
`,-(320
`I - ~
`'
`
`~ 250
`
`330
`
`250
`
`314
`
`340
`
`320
`
`400
`FIG.4C
`
`'4--- 4F
`FIG.40
`
`300
`312
`
`300/400
`314
`310
`. - - - - -+ - - -+ - - - - - - - ' " - - - -
`
`31
`
`340
`
`330
`
`250
`
`r34o
`
`_/320
`~-~I
`
`400/
`FIG.4F
`
`FIG.4E
`
`Cree Ex. 1001
`
`Page 8
`
`
`
`U.S. Patent
`
`Aug. 14, 2007
`
`Sheet 7 of 8
`
`US 7,256,486 B2
`
`518
`)
`it'
`
`FIG.5A
`
`512;
`510~
`
`514
`
`! 520
`! 522
`! 521
`! 523
`~ ~ ~ ~I
`
`516
`
`518
`FIG.5B
`
`517
`
`519
`
`512
`
`514~407 /
`520
`
`c:530
`
`/
`
`100
`
`532
`
`512
`
`542; ~ I 51~~ 5417 /
`
`522
`
`FIG.50
`
`521
`
`c:531
`
`/101
`533
`
`543; ~ I
`
`523
`
`Cree Ex. 1001
`
`Page 9
`
`
`
`U.S. Patent
`
`Aug. 14, 2007
`
`Sheet 8 of 8
`
`US 7,256,486 B2
`
`512
`
`250
`
`/600
`
`251
`
`532
`
`533
`
`542
`
`522
`
`541
`
`521
`
`543
`
`523
`
`FIG.GA
`
`512
`
`530
`
`250
`
`532
`
`531
`
`251
`
`533
`
`514 540
`
`520
`
`542
`
`522
`
`541
`
`521
`
`543
`
`523
`
`FIG.6B
`
`521
`
`523
`
`FIG.6C
`
`512 530
`
`540
`514
`
`520
`
`542
`
`522
`
`FIG.60
`
`Cree Ex. 1001
`
`Page 10
`
`
`
`US 7,256,486 B2
`
`1
`PACKAGING DEVICE FOR
`SEMICONDUCTOR DIE, SEMICONDUCTOR
`DEVICE INCORPORATING SAME AND
`METHOD OF MAKING SAME
`
`RELATED APPLICATION
`
`2
`packages. Modifying such processes to use a new semicon(cid:173)
`ductor device package can be expensive and can interrupt
`production. Therefore, what is additionally needed is a way
`to mount a semiconductor die that requires a high-tempera-
`s ture die attach process in a conventional packaging device.
`
`SUMMARY OF THE INVENTION
`
`This application is related to a simultaneously-filed U.S.
`patent application Ser. No. 10/608,606 entitled Method for
`Fabricating a Packaging Device for Semiconductor Die and 10
`Semiconductor Device Incorporating Same of inventors
`Kong Weng Lee, Kee Yean Ng, Yew Cheong Kuan, Cheng
`Why Tan and Gin Ghee Tan.
`
`BACKGROUND OF THE INVENTION
`
`The invention provides a packaging device for a semi(cid:173)
`conductor die. The packaging device includes a substrate, a
`mounting pad, a connecting pad and an interconnecting
`element. The substrate is substantially planar and has
`opposed major surfaces. The mounting pad is conductive
`and is located on one of the major surfaces. The connecting
`15 pad is conductive and is located on the other of the major
`surfaces. The conductive interconnecting element extends
`through the substrate and electrically interconnects the
`mounting pad and the connecting pad.
`The packaging device has a volume that is only a few
`20 times that of the semiconductor die and can be fabricated
`from materials that can withstand a high-temperature die
`attach process. The packaging device can be configured as
`the only packaging device of the semiconductor device. The
`packaging device can alternatively be configured as a sub-
`25 mount for a semiconductor die that requires a high-tempera(cid:173)
`ture die attach process. The submount with attached semi(cid:173)
`conductor die can be handled as a conventional, albeit
`slightly larger, semiconductor die that is then mounted in a
`conventional packaging device, such as a lead frame based
`30 packaging device, using a conventional semiconductor
`device assembly process, including conventional tempera(cid:173)
`tures.
`The invention also provides a semiconductor device that
`includes a substrate, a mounting pad, a connecting pad, an
`interconnecting element and a semiconductor die. The sub(cid:173)
`strate is substantially planar and has opposed major surfaces.
`The mounting pad is conductive and is located on one of the
`major surfaces. The connecting pad is conductive and is
`located on the other of the major surfaces. The conductive
`interconnecting element extends through the substrate and
`electrically interconnects the mounting pad and the connect-
`ing pad. The semiconductor die is affixed to the mounting
`pad.
`The semiconductor device as just described can be
`mounted in a conventional packaging device as described
`above. Alternatively, the semiconductor device may addi(cid:173)
`tionally include a bonding pad, an additional connecting
`pad, an additional interconnecting element and a bonding
`wire. The bonding pad is conductive and is located on the
`one of the major surfaces. The additional connecting pad is
`conductive and is located on the other of the major surfaces.
`The additional interconnecting element is conductive and
`extends through the substrate and electrically interconnects
`the bonding pad and the additional connecting pad. The
`bonding wire extends between the semiconductor die and
`the bonding pad. Such a semiconductor device constitutes a
`stand-alone semiconductor device that has a low profile and
`that can be used in high packing density applications. The
`semiconductor device may additionally include an encapsu(cid:173)
`lant that encapsulates the semiconductor die and at least a
`portion of the major surface of the substrate on which the
`mounting pad is located.
`
`Many types of conventional semiconductor device are
`composed of a semiconductor die mounted in a packaging
`device. One type of packaging device widely used in the
`industry includes a metal lead frame. A metallization layer
`of aluminum located on the bottom surface of the semicon(cid:173)
`ductor die is bonded to a conductive surface that forms part
`of the lead frame to attach and electrically connect the die to
`the lead frame. Additionally, electrical connections are made
`between bonding pads on the top surface of the die and other
`leads of the lead frame to provide additional electrical
`connections to the die. The lead frame and semiconductor
`die are then encapsulated to complete the semiconductor
`device. The packaging device protects the semiconductor
`die and provides electrical and mechanical connections to
`the die that are compatible with conventional printed circuit
`board assembly processes.
`In such conventional semiconductor devices, the bottom
`surface of the die is typically bonded to the conductive
`surface of the lead frame using a silver epoxy adhesive that 35
`cures at a relatively low temperature, typically about 120° C.
`The curing temperature of the silver epoxy adhesive is
`compatible with the other materials of the packaging device.
`The volume of the packaging device used in such con(cid:173)
`ventional semiconductor devices, i.e., the lead frame and the 40
`encapsulant, is typically many times that the semiconductor
`die. This makes such conventional semiconductor devices
`unsuitable for use in applications in which a high packing
`density is required. A high packing density allows minia(cid:173)
`turization and other benefits. Therefore, what is needed is a 45
`semiconductor packaging device that is comparable in vol(cid:173)
`ume with the semiconductor die and that is compatible with
`conventional printed circuit board assembly processes.
`Recently, semiconductor die having a substrate surface
`metallization layer of a gold-tin alloy (80% Au:20% Sn so
`approximately) have been introduced in light-emitting
`devices. Such semiconductor die typically have a substrate
`of sapphire, silicon carbide or a Group III-V semiconductor
`material, such as gallium arsenide. Semiconductor devices
`having substrates of the first two substrate materials have 55
`layers of Group III-V semiconductor materials, such as
`gallium nitride, deposited on their substrates. The die attach
`process for such semiconductor die uses a gold-tin eutectic,
`which has a melting point of about 280° C. Temperatures as
`high as about 350° C. can be encountered in the die attach 60
`process for such die. Such high temperatures are incompat(cid:173)
`ible with the materials of many conventional packaging
`devices. Thus, what is also needed is a packaging device for
`semiconductor die that use a high-temperature die attach
`proc~s.
`Many printed circuit assembly processes and assembly
`equipment require the use of standard semiconductor device
`
`~
`
`BRIEF DESCRIPTION OF THE DRAWINGS
`
`FIGS. lA, lB, lC, lD, 1E and lF are respectively an
`isometric view, a side view, a front view, a top view, a
`
`Cree Ex. 1001
`
`Page 11
`
`
`
`3
`bottom view and a cross-sectional view of a first embodi(cid:173)
`ment of a packaging device in accordance with the inven(cid:173)
`tion. The cross-sectional view of FIG. lF is along the section
`line lF-lF in FIG. lD.
`FIGS. 2A, 28, 2C, 2D, 2E and 2F are respectively an 5
`isometric view, a side view, a front view, a top view, a
`bottom view and a cross-sectional view of a first embodi(cid:173)
`ment of a semiconductor device in accordance with the
`invention. The cross-sectional view of FIG. 2F is along the
`section line 2F-2F in FIG. 2D.
`FIGS. 3A, 38, 3C, 3D, 3E and 3F are respectively an
`isometric view, a side view, a front view, a top view, a
`bottom view and a cross-sectional view of a second embodi(cid:173)
`ment of a packaging device in accordance with the inven(cid:173)
`tion. The cross-sectional view of FIG. 3F is along the section
`line 3F-3F in FIG. 3D.
`FIGS. 4A, 48, 4C, 4D, 4E and 4F are respectively an
`isometric view, a side view, a front view, a top view, a
`bottom view and a cross-sectional view of a second embodi-
`ment of a semiconductor device in accordance with the 20
`invention. The cross-sectional view of FIG. 4F is along the
`section line 4F---4F in FIG. 4D.
`FIGS. SA-SC are side views illustrating a method in
`accordance with the invention for fabricating a packaging
`device for a semiconductor die.
`FIG. SD is a side view illustrating an optional additional
`process that may be included in the method illustrated in
`FIGS. SA-SC.
`FIGS. 6A-6D are side views illustrating a method in
`accordance with the invention for fabricating a semiconduc- 30
`tor device.
`
`DETAILED DESCRIPTION OF THE
`INVENTION
`
`FIGS. lA-lF are schematic diagrams illustrating a first
`exemplary embodiment 100 of a packaging device for a
`semiconductor die in accordance with the invention. Pack(cid:173)
`aging device 100 is composed of a substrate 110, intercon(cid:173)
`necting elements 120 and 122, a mounting pad 130, a
`bonding pad 132 and connecting pads 140 and 142 (FIG.
`lE).
`Substrate 110 is substantially planar, has opposed major
`surfaces 112 and 114 and defines through holes 116 and 118
`that extend through the substrate between major surfaces
`112 and 114. Interconnecting element 120 is electrically
`conductive and is located in through hole 116. Interconnect(cid:173)
`ing element 122 is electrically conductive and is located in
`through hole 118. Mounting pad 130 and bonding pad 132
`are electrically conductive, are separate from one another
`and are located on the portions of the major surface 112 of
`substrate 110 in which through holes 116 and 118 are
`respectively located. Connecting pads 140 and 142 are
`electrically conductive, are separate from one another and
`are located on the portions of the major surface 114 of
`substrate 110 in which through holes 116 and 118 are
`respectively located.
`Mounting pad 130 and connecting pad 140 are electrically
`connected to opposite ends of interconnecting element 120.
`Thus, interconnecting element 120 extending through sub(cid:173)
`strate 110 in through hole 116 electrically connects mount(cid:173)
`ing pad 130 to connecting pad 140. Bonding pad 132 and
`connecting pad 142 are electrically connected to opposite
`ends of interconnecting element 122. Thus, interconnecting
`element 122 extending through substrate 110 in through hole 65
`118 electrically connects bonding pad 132 to connecting pad
`142.
`
`US 7,256,486 B2
`
`4
`The material of substrate 110 is a thermally-conductive
`ceramic such as alumina or beryllia. In an embodiment, the
`material of the substrate was Kyocera® Type A440 ceramic
`sold by Kyocera Corp., of Kyoto, Japan. Typical dimensions
`of the substrate are in the range from about 0.5 mm square
`to about 2 mm square. Rectangular configurations are also
`possible. Alternative substrate materials include semicon(cid:173)
`ductors, such as silicon, and epoxy laminates, such as those
`used in printed-circuit boards. Other materials that have a
`10 high thermal conductivity and a low electrical conductivity
`can be used instead of those exemplified above. The coef(cid:173)
`ficient of thermal expansion of the substrate material relative
`to that of the semiconductor die to be mounted on packaging
`device 100 should also be considered in choosing the
`15 substrate material.
`As will be described in more detail below, substrate 110
`is part of a wafer (not shown) from which typically several
`hundred packaging devices 100 are fabricated by batch
`processing. After fabrication of the packaging devices, the
`wafer is singulated into individual packaging devices. Alter(cid:173)
`natively, the packaging devices may be left in wafer form
`after fabrication. In this case, singulation is not performed
`until after at least a die attach process has been performed to
`attach a semiconductor die to each mounting pad 130 on the
`25 wafer. In some embodiments, wafer-scale wire bonding,
`encapsulation and testing are also performed prior to singu(cid:173)
`lation. Full electrical testing, including light output testing,
`may be performed on the wafer.
`The material of interconnecting elements 120, 122 is
`metal or another electrically-conductive material. In an
`embodiment, the material of the interconnecting elements is
`tungsten, but any electrically-conductive material capable of
`forming a low-resistance electrical connection with the pads,
`i.e., mounting pad 130, bonding pad 132 and connecting
`35 pads 140, 142, and capable of withstanding the temperature
`of the die-attach process may be used. As noted above,
`packaging device 100 may be subject to a temperature as
`high as about 350° C. when a gold-tin eutectic is used to
`attach a semiconductor die to the mounting pad 130 of the
`40 packaging device. Interconnecting elements 120, 122 may
`be located relative to mounting pad 130 and bonding pad
`132, respectively, elsewhere than the centers shown. More(cid:173)
`over, more than one interconnecting element may be located
`within either or both of the mounting pad and the bonding
`45 pad.
`The material of pads 130, 132, 140, 142 is metal or
`another electrically-conductive material. Important consid(cid:173)
`erations in selecting the material of the pads are adhesion to
`substrate 110, an ability to form a durable, low-resistance
`50 electrical connection with interconnecting elements 120 and
`122 and an ability to withstand the temperature of the die
`attach process. In an embodiment, the structure of the pads
`is a seed layer of tungsten covered with layer of nickel about
`1.2 µm to about 8.9 µm thick that is in tum covered with a
`55 layer of gold about 0.75 µm thick. Other metals, alloys,
`conductive materials and multi-layer structures of such
`materials can be used.
`Packaging device 100 is used to package a semiconductor
`die. A semiconductor device in which a semiconductor die
`60 is packaged using packaging device 100 described above
`will be described next.
`FIGS. 2A-2F are schematic diagrams illustrating an
`exemplary embodiment 200 of a semiconductor device in
`accordance with the invention. Semiconductor device 200
`incorporates packaging device 100 in accordance with the
`invention. Elements of semiconductor device 200 that cor(cid:173)
`respond to elements of packaging device 100 described
`
`Cree Ex. 1001
`
`Page 12
`
`
`
`US 7,256,486 B2
`
`5
`above with reference to FIGS. lA-lF are indicated using the
`same reference numerals and will not be described again in
`detail.
`Semiconductor device 200 is composed of packaging
`device 100 described above with reference to FIGS. lA-lF, 5
`a semiconductor die 250, encapsulant 252 and a bonding
`wire 254. In the example shown, semiconductor die 250
`embodies a light-emitting diode and has anode and cathode
`electrodes (not shown) covering at least parts of its opposed
`major surfaces. Semiconductor die 250 is mounted on pack(cid:173)
`aging device 100 with the metallization on its bottom major
`surface attached to mounting pad 130. Encapsulant 252
`covers the semiconductor die and the part of the major
`surface 112 of substrate 100 where mounting pad 130 and
`bonding pad 132 are located. Bonding wire 254 extends
`between a bonding pad located on the top major surface of
`semiconductor die 250 and bonding pad 132.
`The bonding pad on the top major surface of semicon(cid:173)
`ductor die 250 is typically part of or connected to the anode
`electrode of the light-emitting diode. The metallization on
`the bottom major surface of semiconductor die 250 typically
`constitutes the cathode electrode of the light-emitting diode.
`Thus, the anode electrode of semiconductor die 250 is
`electrically connected to connecting pad 142 by bonding
`wire 254, bonding pad 132 and interconnecting element 122,
`and the cathode electrode of semiconductor die 250 is
`electrically connected to connecting pad 140 by mounting
`pad 130 and interconnecting element 120.
`Encapsulant 252 has a thickness greater than the maxi(cid:173)
`mum height of bonding wire 254 above major surface 112.
`In the example shown, the encapsulant is transparent to
`enable semiconductor device 200 to emit the light generated
`by semiconductor die 250.
`Semiconductor die 250 is composed of one or more layers
`(not shown) of any semiconductor material composed of
`elements from Groups II, III, IV, V and VI of the periodic
`table in binary, ternary, quaternary or other form. Semicon(cid:173)
`ductor die 250 may additionally include a non-semiconduc(cid:173)
`tor substrate material, such as sapphire, metal electrode
`materials and dielectric insulating materials, as is known in
`the art.
`In an embodiment of the above-described example in
`which semiconductor die 250 embodies a light-emitting
`diode, semiconductor die 250 is composed of a substrate of 45
`silicon carbide that supports one or more layers of (indium)
`gallium nitride. Such a light-emitting diode generates light
`in a wavelength range extending from ultra-violet to green.
`The bottom major surface (not shown) of the substrate
`remote from the layers of (indium) gallium nitride is coated
`with a metallization layer of a gold-tin alloy. A gold-tin
`eutectic attaches the semiconductor die to mounting pad
`130, as described above, to provide a mechanical and
`electrical connection between the semiconductor die and the
`mounting pad.
`The material of bonding wire 254 is gold. A process
`known in the art as low-loop wire bonding is used to connect
`the bonding wire between the anode electrode of semicon(cid:173)
`ductor die 250 and bonding pad 132. Using low-loop wire
`bonding minimizes the maximum height of the bonding wire
`above substrate 110, and, therefore, reduces the overall
`height of semiconductor device 200. Other processes for
`providing an electrical connection between a bonding pad on
`a semiconductor die and a bonding pad on a packaging
`device are known in the art and may be used instead,
`especially in applications in which device height is a less
`important consideration.
`
`6
`The material of encapsulant 252 is clear epoxy. Alterna(cid:173)
`tive encapsulant materials include silicone. Embodiments of
`semiconductor device 200 that neither emit nor detect light
`can use an opaque encapsulant.
`In the example of semiconductor device 200 described
`above, semiconductor die 250 is embodied as a light(cid:173)
`emitting diode. Semiconductor die 250 may alternatively
`embody another type of diode without modification to
`packaging device 100. Versions of packaging device 100
`10 may be used to package semiconductor die other than those
`that embody such electrical components as diodes that have
`only two electrodes. Versions of packaging device 100 may
`be used to package semiconductor die that embody such
`electronic circuit elements as transistors and integrated
`15 circuits that have more than two electrodes. Such versions of
`packaging device 100 have a number of bonding pads,
`interconnecting elements and connecting pads correspond(cid:173)
`ing to the number of bonding pads located on the top major
`surface of the semiconductor die. For example, a version of
`20 packaging device 100 for packaging a semiconductor die
`that embodies a transistor having collector, base and emitter
`electrodes, and in which the substrate metallization provides
`the collector electrode, has two bonding pads, two intercon(cid:173)
`necting elements and two connecting pads. Wire bonds
`25 connect the emitter bonding pad on the semiconductor die to
`one of the bonding pads on the packaging device and the
`base bonding pad on the semiconductor die to the other of
`the bonding pads on the packaging device.
`The connecting pads, e.g., connecting pads 140 and 142,
`30 of embodiments of packaging device 100 having multiple
`connecting pads may be arranged to conform with an
`industry standard pad layout to facilitate printed circuit
`layout. In such embodiments, the interconnecting elements
`may be offset from the centers of the respective mounting
`35 pads, bonding pads and connecting pads to allow the con(cid:173)
`necting pad layout to conform with such a standard pad
`layout. In some embodiments, one or more of the mounting
`pad, bonding pads and connecting pads may have a shape
`that differs from the regular shapes illustrated. Some irregu-
`40 lar shapes include two main regions electrically connected
`by a narrow track. For example, an irregularly-shaped
`bonding pad includes a region to which the bonding wire is
`attached, a region connected to the interconnecting element
`and a narrow track interconnecting the two regions.
`Some versions of packaging device may accommodate
`two or more semiconductor die. In such versions, mounting
`pad 130 is sized large enough to accommodate the two or
`more semiconductor die. Additionally, such versions include
`sufficient bonding pads, interconnecting elements and con-
`50 necting pads to make the required number of electrical
`connections to the semiconductor die. Alternatively, the
`packaging device may include two or more mounting pads.
`The mounting pads may be electrically connected to one
`another and thence to a common interconnecting element
`55 and connecting pad. Alternatively, each mounting pad may
`be electrically connected to a corresponding connecting pad
`by a respective interconnecting element.
`Semiconductor device 200 is used by mounting it on a
`printed circuit board or other substrate using conventional
`60 surface-mount techniques or other techniques known in the
`art. Semiconductor device 200 is placed on a surface of the
`printed circuit board with connecting pads 140 and 142
`aligned with respective pads on the printed circuit board.
`The printed circuit board is then passed across a solder wave
`65 to form a solder joint between connecting pads 140 and 142
`and the respective pads on the printed circuit board. Alter(cid:173)
`natively, semiconductor device 200 may be affixed to a
`
`Cree Ex. 1001
`
`Page 13
`
`
`
`US 7,256,486 B2
`
`7
`printed circuit board by a process known as infra-red reflow
`soldering in which a pattern of solder is applied to the
`printed circuit board using a stencil, semiconductor device
`200 and, optionally, other components are loaded onto the
`printed circuit board and the printed circuit board assembly 5
`is irradiated with infra-red light to heat and reflow the solder.
`Other processes for attaching electronic components to
`printed circuit boards are known in the art and may alter(cid:173)
`natively be used. Packaging device 100 and semiconductor
`device 200 may additionally include adhesive regions on the 10
`major surface 114 of substrate 110 external to connecting
`pads 140 and 142 to hold the semiconductor device in place
`on the printed circuit board during soldering.
`In semiconductor device 200, packaging device 100 and
`encapsulant 252 collectively have a volume that is only
`about 15 times the volume of semiconductor die 250. Thus,
`packaging device 100 is well suited for use in high packing
`density applications. Moreover, packaging device 100 is
`fabricated from materials capable of withstanding the high
`temperatures involved in a die attach process that uses a 20
`gold-tin eutectic. Accordingly, packaging device 100 is well
`suited for packaging semiconductor die, such as the die of
`certain light-emitting devices, that require a die attach
`process that uses a gold-tin eutectic.
`As noted above, many printed circuit board assembly 25
`processes are designed to use standard device packages, but
`many standard device packages are incapable of withstand(cid:173)
`ing the high temperatures involved in a die attach process
`that uses a gold-tin eutectic. FIGS. 3A-3F are schematic
`drawings showing a second embodiment 300 of a packaging 30
`device in accordance with the invention. Packaging device
`300 takes the form of a submount that enables semiconduc-
`tor die that are mounted using a gold-tin eutectic or other
`high-temperature die attach process to be mounted in con(cid:173)
`ventional semiconductor device packages that are incapable
`of withstanding such high temperatures. Moreover, packag(cid:173)
`ing device 300 with a semiconductor die mounted thereon
`can be mounted in a conventional semiconductor device
`package as if it were a conventional semiconductor die. This
`allows conventional die attach, wire bond and encapsulation
`processes to be used to assemble the final semiconductor
`device that incorporates the submount.
`FIGS. 3A-3F are schematic diagrams illustrating a sec(cid:173)
`ond exemplary embodiment 300 of a packaging device for
`a semiconductor die in accordance with the invention. 45
`Packaging device 300 takes the form of a submount for a
`semiconductor die. Packaging device 300 is composed of a
`substrate 310, an interconnecting element 320, a mounting
`pad 330 and a connecting pad 340 (FIG. 3E).
`Substrate 310 is substantially planar, has opposed major 50
`surfaces 312 and 314 and defines a through hole 316 that
`extends through the substrate between major surfaces 312
`and 314. Interconnecting element 320 is electrically con(cid:173)
`ductive and is located in through hole 316. Mounting pad
`330 is electrically conductive and is located on a portion of
`the major surface 312 of substrate 310 in which through hole
`316 is located. Alternatively, mounting pad 330 may cover
`major surface 312. Connecting pad 340 is electrically con(cid:173)
`ductive and is located on a portion of the major surface 314
`of the substrate in which through hole 316 is located. 60
`Alternatively, connecting pad 340 may cover major surface
`314.
`Mounting pad 330 and connecting pad 340 are electrically
`connected to opposite ends of interconnecting element 320.
`Thus, interconnecting element 320 extending through the
`substrate in through hole 316 electrically connects mounting
`pad 330 to connecting pad 340.
`
`8
`Materials and other details of substrate 310, interconnect(cid:173)
`ing element 320, mounting pad 330 and connecting pad 340
`are the same as those of substrate 110, interconnecting
`element 120, mounting pad 130 and connecting pad 140,
`respectively, of packaging device 100 described above with
`reference to FIGS. lA-lF and will therefore not be
`described again here.
`A semiconductor device in which a semiconductor die is
`packaged using packaging device 300 described above will
`be described next.
`FIGS. 4A-4F are schematic diagrams illustrating a