`4,908,324
`Mar.13, 1990
`[45] Date of Patent:
`Nihira et al.
`
`[11] Patent Number:
`
`[54] METHOD OF MANUFACTURING BIPOLAR
`TRANSISTOR
`
`Attorney, Agent, or Firm—Oblon, Spivak, McClelland,
`Maier & Neustadt
`
`[75]
`
`Inventors:
`
`Hiroyuki Nihira, Ayase; Nobuyuki
`Itoh, Tokyo, both of Japan
`
`[73] Assignee:
`
`Kabushiki Kaisha Toshiba, Kawasaki,
`Japan
`
`[21] Appl. No.: 225,804
`
`(22] Filed:
`
`‘Jul. 29, 1988
`
`Foreign Application Priority Data
`[30]
`Jul. 29, 1987 [FP]
`Sapan cscessssssssssssssecseeseeeees 62-189419
`Oct, 27, 1987 [FP]
`Japan vacscccsseesessssssesssssneee 62-269259
`
`Int. Ch cece HOIL 21/314; HOIL 21/225
`[51]
`[52] U.S. C1. ceeeeeseeteceseetessseenseseesenensees 437/31; 437/33;
`437/162; 437/228; 357/34; 156/653
`[58] Field of Search .......senseee 437/31, 32, 33, 162,
`437/228, 239; 357/34, 35; 156/643, 653;
`148/DIG. 51, DIG. 103, DIG. 131
`
`[56]
`
`References Cited
`U.S. PATENT DOCUMENTS
`
`4,693,782
`
`9/1987 Kikuchi et al. wesc 437/31
`OTHER PUBLICATIONS
`Konaka,S. et al., “A 30-ps Si Bipolar IC.. .”, IEEE
`Trans. Elect. Devices, vol. ED-33, No. 4, Apr. 1986, pp.
`526-531.
`Kikuchi, K. et al., “A High-Speed Bipolar LSI Procen
`...”, IEEE-IEDM Tech. Digest, 1986, pp. 420-423.
`
`Primary Examiner—Brian E. Hearn
`Assistant Examiner—T. N. Quach
`
`ABSTRACT
`[57]
`A method of manufacturing a bipolar transistoris dis-
`closed. A first mask material film pattern is formed on
`an internal base region prospective portion on a collec-
`tor region of a first conductive type, and then a first
`conductive film is deposited. A recess around the pro-
`jection of the mask film pattern are transferred on the
`surface ofthe first conductive film. After a second mask
`material film pattern is buried in the recess, the first
`conductive film is selectively etched using the second
`mask material pattern as a mask, thereby exposing the
`first mask material film pattern. The first conductive
`film is continuously, selectively etched by anisotropic
`etching using the exposed first mask material film pat-
`tern and the second mask material film pattern as etch-
`ing masks to form a first opening between the two mask
`material film patterns. An impurity of a second conduc-
`tivity type is doped through thefirst opening to form an
`external base region. Thefirst opening is. buried with a
`second conductivefilm before or after formation of the
`external base region. The first mask material film pat-
`tern is removed to form a second opening. Aftera ther-
`mal oxide film is formed on the surface of the second
`conductive film, an impurity of the second conductivity
`type is doped through the second opening,
`thereby
`forming the internal base region. An impurity of the
`first conductivity type is doped in the wafer through the
`second opening to form an emitter region.
`
`19 Claims, 16 Drawing Sheets
`
`ee
`
`
`
`IP Bridge Exhibit 2219
`IP Bridge Exhibit 2219
`TSMC v. Godo Kaisha IP Bridge 1
`TSMCv. Godo Kaisha IP Bridge 1
`IPR2017-01843
`IPR2017-01843
`
`
`
`
`
`US.Patent—Mar. 13, 1990 Sheet1of16 4,908,324
`
`
`
`29g
`
`29
`
`F |G 1B (PRIOR ART)
`
`
`
`
`
`US. Patent—Mar.13, 1990 Sheet20f16 4,908,324
`
`
`
`
`
`F 1G 41C (PRIOR ART)
`
`
`
`F | G. 1D (PRIOR ART)
`
`
`
`4,908,324
`U.S. Patent—Mar.13, 1990
`Sheet 3 of 16
`
`
`
`
`
`iSSYwA>SINwASS
`Sf jf»lsLL.
`
`
`
`F | G 2B (Prior art)
`
`
`
`Sheet 4of16
`
`4,908,324
`
`US. Patent
`
`Mar.13, 1990
`
`
`
`F | G2D (PRIOR ART)
`
`
`
`
`
`US. Patent—Mar. 13, 1990 Sheet 5 of 16 4,908,324
`
`
`
` 8
`
`O
`
`3
`
`WASIWWASS
`
` NLDP
`
`~AAAYY4
`
`
`
`
`
`
`
`
`US. Patent—Mar.13, 1990 Sheet 60f16 4,908,324
`
`
`
`
`
`
`
`
`
`US. Patent—Mar. 13, 1990 Sheet 70f16 4,908,324
`
`
`
` DAS
`7 So
`
`
`
`
`
`
`
`
`US. Patent—Mar. 13, 1990 Sheet 8of16 4,908,324
`
`
`
`
`
`//&LLL , VAAWAAG4
`
`OLD
`
`
`
`
`
`
`
`
` SG
`
`
`
`
`
`} S \\ PPA!)BSS//7/
`
`WS AB SANSSS?
`CPeePY CS ns
`~
`tA
`
`
`
`
`
`P|
`
`4
`
`
`
`
`
`US. Patent Mar. 13, 1990
`
`Sheet 90f16
`
`4,908,324
`
`104
`
`83
`
`9 8;
`
`102
`
`
`
`LLL MLLEGIYLA
`STA WEES
`
`
`
`
`(L441LL
`
`
`
`
`
`G eR B ag YY
`
`PDTOTD,
`(hhore SSWLS
`
`
`
`
`
`
`
`Sheet 10of 16
`
`4,908,324
`
`US. Patent Mar. 13,1990
`
`
`
`
`
`US. Patent Mar. 13, 1990
`
`Sheet 1iof 16
`
`4,908,324
`
`
`
`
`
`US. Patent=Mar. 13, 1990 Sheet 12 0f16 4,908,324
`
`
`
`LLLoeLLLe
`
`
`FIG 8B
`
`
`
`
`
`US. Patent—Mar. 13, 1990 Sheet 130f16 4,908,324
`
`
`
`84
`
`0
`
`
`WSNy
`
` 0
`
`
`WSSy 20
`
`DEYfe
`fj
`
`
`4)
`LY) fe
`
`
`
`
`
`
`
`US. Patent—Mar. 13, 1990 Sheet 14 of 16
`
`4,908,324
`
`
`
`
`
`US. Patent—Mar. 13, 190 Sheet 15 of 16 4,908,324
`
`
`
`PX Wi
`
`|YZSSSNESS
`
`F 1G 8H
`
`
`
`
`
`US. Patent—Mar.13, 1990 Sheet 16 of 16
`
`4,908,324
`
`FIG 8J
`
`
`
`mo
`
`1
`
`4,908,324
`
`METHOD OF MANUFACTURING BIPOLAR
`TRANSISTOR
`
`2
`p-type internalbase region 35. Thereafter, CVD insulat-
`ing film 36 and third polycrystalline silicon film 37 are
`deposited and then etched back by reactive ion etching
`so that films 36 and 37 remain on side walls of the open-
`BACKGROUNDOF THE INVENTION
`ing portion. Then, film 33 on the wafer surface at the
`opening portion is etched using residual film 37 as a
`1. Field of the Invention
`mask to expose the wafer surface. Thereafter, fourth
`The present invention relates to a method of manu-
`polycrystalline silicon film 38 doped with arsenic hav-
`facturing a high-performance ultra-miniaturized bipolar
`ing a high concentration is deposited and annealed. At
`transistor and, more particularly, to a method of form-
`this time, the arsenic in film 38 is diffused into the wafer
`ing a base region and an emitter region by self align-
`ment.
`to form n-type emitter region 39, thereby obtaining a
`bipolar transistor shown in FIG. 1D. Note thatfirst and
`2. Description of the Prior Art
`second polycrystalline silicon films 28 and 32 are used
`A high performance bipolar transistor is required in
`as a base electrode, and fourth polycrystalline silicon
`various fields such as computers, optical communica-
`film 38 is used as an emitter electrode.
`tion, and various analog circuits. Especially, an ultra-
`According to the above method shown in FIGS. 1A
`miniaturized bipolar transistor which has a high cut-off
`frequency and can be integrated in an LSIis required.
`to ID, the base and emitter regions are formed by self
`In order to manufacture the above ultra-miniaturized
`alignment. In addition, since a structure is miniaturized,
`bipolar transistor, several techniques for forming a base
`ie., the width of an emitter diffusion window is as small
`region and an emitter region by self alignment have
`as 0.35 wm, a bipolar transistor having excellent high-
`been recently proposed. Cut-off frequencies of bipolar
`speed operation characteristics can be obtained. How-.
`transistors manufactured by these techniques almost
`ever, according to this method,it is difficult to control
`reach 30 GHz.
`the size of ovérhang portion 31 in FIG. 1B. Thatis, in
`(1) IEEE Trans. on Electron Devices, Vol. ED-33,
`a step of etching nitride film 27 by an aqueous phos-
`No. 4, Apr. 1986, p.526,
`phoric acid solution to form overhang portion 31, it is
`(2) Japanese Patent Disclosure (Kokai) No. 58-7862,
`difficult to control conditions such as a temperature, a
`(3) ISSCC87, 1987, p.58.
`concentration of the phosphoric acid, and a stirring
`Typical conventional techniques and their problems
`state . For this reason, the size of overhang portion 31
`will be described below.
`varies in different wafers and in each individual wafer,
`FIGS. 1A to 1D show manufacturing steps in one
`resulting in variations in element characteristics.
`conventional technique. As shown in FIG. 1A, a wafer
`In the step of FIG. 1C, when second polycrystalline
`has n+-type buried region 22 formed on p-type Si sub-
`film 32 is etched to be buried below overhang portion
`strate 21 and n-type epitaxial layer 23 formed thereon.
`31, the wafer surface formed also of silicon is simulta-
`P-type channel stopper region 24 is formed in element
`neously etched. Therefore, the wafer surface of the
`isolation region of the wafer, and field oxide film 25 is
`emitter region is damaged. In addition, the width of the
`formed by selective oxidation. Thin thermal oxide film
`polycrystalline silicon film: (which largely affects the
`26 is. formed on the surface of an element region of the
`width of the external base region) to be buried below
`wafer, nitride-film (Si3N4 film) 27 serving as an anti-oxi-
`the overhand portion varies, resulting in variations in
`dation mask is deposited, and then first polycrystalline
`characteristics such as a breakdown voltage and a cut-
`silicon film 28 is deposited. Subsequently, film 28 is
`off frequency.
`selectively, thermally oxidized to change an unneces-
`FIGS. 2A to.2D show manufacturing steps of an-
`sary portion on the elementisolation region into oxide
`other conventional method.In this method, as shownin
`film 29. Then, boronis dopedin film 28 by ion implanta-
`FIG. 2A, n+-type buried region 42 is formed on p-type
`tion. Thereafter, film 28 is selectively etched by photo-
`Si substrate 41 to grow n-type epitaxial layer 43. P-type
`etching to form an opening in an emitter formation
`channel stopper region 44 is formed in an elementisola-
`region as shown in FIG. 1A.
`tion region, and thick field oxide film 45 is formed. The
`Then, as shown in FIG.1B, the resultant structure is
`above steps are the same as in the above conventional
`heat-treated in an oxygen atmosphere to form oxide film
`method. Thereafter, nitride film 46 serving as an anti-
`30 on the surface of film 28, and then film 27 at the
`oxidation mask and CVD oxide film 47 are sequentially
`opening portion is etched by a heated aqueous phos-
`deposited on the entire surface and patterned so that
`phoric acid solution, using film 30 as a mask. Thereafter,
`films 46 and 47 remain in an emitter region of an ele-
`exposed film 26 is removed by an aqueous NH4F solu-
`ment and the elementisolation region.
`tion to expose the wafer surface. At this time, by inten-
`Then, as shown in FIG. 2B,first polycrystalline sili-
`tionally over-etching film 27, overhang portion 31 is
`con film 48 is deposited on the entire surface, and boron
`formed along an edge of film 28 as shown in FIG. 1B.
`is ion-implantedin film 48. Subsequently, thick photore-
`Then, second polycrystalline silicon film 32 is depos-
`sist film 49 is formed on the surface of film 48, and the
`ited on the entire surface, and embedded in overhang
`entire surfaceis flattened. Thereafter, the thick photore-
`portion 31. Subsequently,
`the second polycrystalline
`sist film is etched back. As a result, as shown in FIG.
`film 32 is etched, thereby exposing the oxide film 30 and
`2B, film 48 on film 47 is exposed, and photoresist 49 is
`the surface of the wafer in the opening, as shown in
`buried in the recess of film 48.
`- FIG, 1C.
`Then,film 48 is etched using photoresist 49 as a mask
`Then, the exposed wafer surface andaside surface of
`to expose the surface of film 47. Thereafter, CVD insu-
`film 32 as shown in FIG. 1C, are thermally oxidized to
`form thermal oxide film 33, as shown in FIG. 1D. Dur-
`lating film 47, at a portion serving as an emitter region
`is removed, and thermal oxidation is performed using
`ing thermal oxidation, the boron doped in film 28 is
`film 46 as a mask, thereby forming oxide film 50 on the
`diffused into the wafer throughfilm 32, thereby forming
`surface offilm 48. At the same time, the boronin film 48
`p-type external base region 34. Subsequently, boron is
`is thermally diffused into the wafer to form p-type layer
`ion-implanted through the opening portion to form
`
`5
`
`ran0
`
`pans 5
`
`wy0
`
`25
`
`60
`
`
`
`4,908,324
`
`3
`51 serving as an external base region as shownin FIG.
`2c.
`Thereafter, film 46 is removed by a heated aqueous
`phosphoric acid solution to form an emitter opening
`portion. Then, as shown in FIG. 2D, second polycrys-
`talline silicon film pattern 53 for burying the emitter
`Opening portion is formed. Boron is ion-implanted in
`film 53 at a high concentration and annealed, thereby
`diffusing the boron into the wafer to form internal base
`layer 52. Then, arsenic is ion-implanted in film 53 at a
`high concentration and annealed, thereby diffusing the
`arsenic into the wafer to form n-type emitter layer 54.
`As a result, an npn transistor is completed.
`In the conventional method shown in FIGS. 2A to
`2D,unlike in the conventional method shownin FIGS.
`1A to 1D, no overhang portion is formed and therefore
`a polycrystalline silicon film is not buried below the
`overhang portion, i.e., manufacturing steps difficult to
`be controlled are not present. In addition, the emitter
`and internal base layers can be formed byself align-
`ment.
`
`However, according to the conventional method
`’ shown in FIGS. 2A to 2D,a relationship between exter-
`nal base region 51 and emitter region 54 cannot be com-
`pletely defined by self alignment. This is because a por-
`tion from CVD insulating film 471 which defines the
`emitter region to insulating film 45 is entirely the exter-
`nal base region as shown in FIG. 2C. Therefore, if mask
`alignment for forming CVD insulating films 47, to 473is
`offset in FIG. 1A, widths of external base region 51
`differ from each other at right and left sides of emitter
`region 54, resulting in variations in the element charac-
`teristics. In addition, in order to form CVD insulating
`film 47, for defining the emitter region, a mask align-
`ment margin. must be assured in a photolithography
`step. For this reason, the external base region is en-
`larged to increase the size of the element as a whole. As
`a result, an unnecessary stray capacitance or parasitic
`resistance is increased.
`As described above, according to the conventional
`methods of manufacturing a high-performance bipolar
`transistor, it is difficult to control formation of an over-
`hang portion, or self alignment is incomplete. There-
`fore, a bipolar transistor which stably performs a high-
`speed operation cannot be obtained.
`SUMMARY OF THE INVENTION
`
`It is, therefore, an object of the present invention to
`provide a method of manufacturing a bipolar transistor,
`which solves the above-described prior art problems.
`The above object of the present invention is achieved
`by a method of manufacturing a bipolar transistor, com-
`prising the following steps (a) to (1):
`(a) forming an insulating film on a semiconductor
`wafer having a collector region of a first conduc-
`tivity type;
`(b) depositing a first mask material film on theinsulat-
`ing film, and patterning the first mask material film,
`thereby forming a first mask material film pattern
`covering an internal base region prospective por-
`tion, the first mask material film pattern having a
`step at its end portion with respect to a surrounding
`wafer surface;
`(c) depositing a conductive material on the surface to
`cover the first mask material film pattern, thereby
`forming a first conductive film to be used as a part
`of a base electrode, the surface of the first conduc-
`tive film having a recess at a position spaced apart
`
`wn
`
`— 0
`
`25
`
`30
`
`35
`
`40
`
`50
`
`4
`from a side end ofthe first mask material film pat-
`tern in a transverse direction by a distance corre-
`sponding to the film thickness of the first conduc-
`tive film;
`(d) burying a second mask material film pattern in the
`recess of the first conductive film surface;
`(e) selectively etching the first conductive film using
`the second mask material film pattern as an etching
`mask to expose the first mask material film pattern;
`(f) continuously, selectively etching the first conduc-
`tive film by etching using the exposed first mask
`material film pattern and the second mask material
`film pattern as etching masks, thereby forming a
`first opening for forming an external base region
`between the two mask material film patterns;
`(g) removing the second mask material film pattern;
`(h) burying a second conductive film serving as a part
`of a base electrode in the first opening, while dop-
`ing an impurity of a second conductivity type into
`the wafer through the first opening to form the
`external base region of the second conductivity
`type;
`(i) removing the first mask material film pattern to
`form a second opening for forming an internal base
`region;
`G) forming a thermal oxide film on the surface of the
`second conductive film;
`(k) doping an impurity of the second conductivity
`type into the wafer through the second opehing to
`form the internal base region of the second conduc-
`tivity type; and
`() doping an impurity of the first conductivity type
`into the wafer through the second opening.
`According to the method of the present invention,
`the emitter region and ‘the internal base region are deter-
`mined by thefirst mask material film pattern formed in
`the element region, and the external base region is deter-
`mined by the first opening. Thefirst opening is defined
`by the first mask material film pattern and the second
`mask material film pattern. A distance between the
`patterns is defined by the film thickness of the first
`conductive film. Therefore, the external and internal
`base regions are formed completely by self alignment
`with respect to the emitter region.
`Furthermore, a step of forming an overhang and
`burying a polycrystalline silicon film therebelow, which
`is difficult to be controlled, is not necessary. Therefore,
`size accuracy with small variations can be obtained.
`Moreover, the width of the external base region can be
`easily and accurately controlled by selecting the film
`thickness of the first conductive film. Therefore, ac-
`cording to the present invention, a high-performance
`bipolar transistor can be obtained.
`BRIEF DESCRIPTION OF THE DRAWINGS
`
`FIGS. 1A to 1D are sectional views showing a con-
`ventional method of manufacturing a bipolartransistor;
`FIGS. 2A to 2D are sectional views showing another
`conventional method of manufacturing a bipolar tran-
`sistor;
`FIGS. 3A to 3H are sectional views for explaining an
`embodiment of a method of manufacturing a bipoiar
`transistor according to the present invention;
`FIGS. 4 and 5 are sectional views for explaining
`other embodiments of the present invention, respec-
`tively;
`
`
`
`5
`FIGS. 6A and 6B and FIGS. 7A and 7B are sectional
`views for explaining other embodiments of the present
`invention, respectively; and
`FIGS. 8A to 8J are sectional views for explaining a
`preferred embodimentof the present invention.
`DETAILED DESCRIPTION OF THE
`PREFERRED EMBODIMENTS
`
`FIGS.3A to 3H are sectional views showing manu-
`facturing steps of a bipolar transistor according to an
`embodiment of the present invention.
`In this embodiment, as shown in FIG. 3A, n+-type
`buried region 2 is formed on p-type Si substrate 1, and
`n-type epitaxial layer 3 serving as a collector region is
`formed thereon. Layer 3 is formed as an n-type layer
`having
`an
`impurity
`concentration
`of
`11016
`atoms/cm} by a vapor growth method. Subsequently, a
`groove is formed in an elementisolation region of this
`wafer, and a groove is formed in the elementisolation
`region between a base emitter region and a collector
`contact region. Thereafter, selective oxidation is per-
`formed to form elementisolating oxide film 4 and elec-
`trode isolating oxide film 5 in the groove. Note that the
`collector contact region is not shown. Oxide film 6
`having a thickness of about 200 A is formed on the
`entire surface of the element-isolated wafer by thermal
`oxidation. Then, silicon nitride film 7 is deposited as an
`anti-oxidation insulating film to a thickness of about
`1,000 A, and a CVD oxide film 8 is deposited asa first
`mask material film to a thickness of about 5,000 A. The
`CVD oxide film is patterned by photolithography so
`that oxide film patterns 8, to 83 remain on an internal
`base region prospective portion and the elementisola-
`tion region (FIG. 3A). At this time, patterning is per-
`formed by reactive ion etching (RIE) such that thick
`oxide film patterns 8, to 83 has substantially vertical side
`walls.
`Then, first-polycrystalline silicon film 9 is deposited
`as a first conductive film. The thickness offilm 9 is
`about 3,500 A. Subsequently, a photoresist is coated on
`the entire surface as a second mask material film, and
`the surface is flattened. Thereafter, the resultant struc-
`ture is etched back in an O2 plasma atmosphere, thereby
`exposing the surface of film 9 formed on film 8. Thatis,
`as shown in FIG. 3B, photoresist pattern 10 is buried in
`a recess offilm 9.
`Then, film 9 is etched using pattern 10 as a mask by
`RIE. After patterns 8; to 83 are exposed, these oxide
`film patterns are also used as a mask together with pat-
`tern 10. In this manner, film 9 is continuously etched
`until it remains below only pattern 10. In addition, ex-
`posed film 7 is etched. This etching is performed by
`RIE so as not to form an overhang. When film 7 is
`etched to expose film 6, film 6 is etched using an aque-
`ous NH4F solution to expose the wafer surface. In this
`manner, first opening A for forming an external base
`region is formed (FIG. 3C). Note that the wafer surface
`may be exposed by etching using RIE.In either case, a
`sufficient etching selection ratio of film 6 and layer 3
`can be obtained, the wafer is not damaged.
`Then, as shown in FIG. 3D, pattern 10 is removed.
`Subsequently, second polycrystalline silicon film 11 is
`deposited as a second conductive film to a thickness of
`about 6,000 A and then etched back. In this manner, as
`shownin FIG.3E,film 11 is buried in opening A while
`the surfaceoffilm 8 is exposed. In addition, the surfaces
`of residual films 9 and 11 are flattened. The film thick-
`ness of film 11 need only be half or more the width of
`
`25
`
`30
`
`35
`
`40
`
`45
`
`50
`
`60
`
`65
`
`4,908,324
`
`6
`opening A. However, in order to obtain practical flat-
`ness, film 11 preferably has the film thickness 1.5 times
`the width of opening A.
`Then, ion implantation is performed to dope boronin
`film 11. In this case, boron may be doped not only in
`film 11 but also in film 9. Ion implantation conditions of
`the boron are given as an acceleration voltage of 50 keV
`and a dose of 1x 10!6 ions/cm?
`Then, CVD oxide film 8; on an emitter formation
`region is selectively removed by photolithography to
`form second opening B for forming an internal base
`region, as shown in FIG. 3F. Subsequently, the resul-
`tant structure is thermally oxidized using exposed film 7
`as a mask to form oxide film 13 on the surface of films
`9 and 11, as shown in FIG. 3G. In this case, thermal
`oxidation is wet oxidation performed at a temperature
`of 800° to 950°, and film 13 having a thickness of about
`3,000 A is formed on the upper andside surfaces of the
`polycrystalline silicon film. As a result, a contact width
`between film 11 and the wafer. becomes about 2,000 A.
`In this thermal oxidation step, the boron dopedin film
`11 is diffused into the wafer to form p-type external base
`region 12. If necessary, annealing may be performed in
`an inert atmosphere such as an Nz gas atmosphere in
`addition to a thermal oxidation step, thereby controlling
`a diffusion depth and a impurity concentration of the
`p-type external base region.
`Thereafter, film 7 in opening B is removed by piasma
`etching, and film 6 below film 7 is removed by an aque-
`ous NHgFsolution, thereby exposing the wafer surface:
`in opening B. A thin oxide film having a thickness of
`about 250 A is formed on the wafer surface exposed in
`opening B by thermal oxidation. Then, boron is ion-
`implanted under the conditions of an acceleration volt-
`age of 15 keV and a dose of 5x 1013 ions/cm?, thereby
`forming p-type internal base region 14. Subsequently,
`the oxide film in opening B is removed,and third poly-
`crystalline silicon film 15 is deposited as a third conduc-
`tive film so as to cover the opening portion. Arsenic is
`ion-implanted in film 15 under the conditions of an
`acceleration voltage of 50 keV and a dose of 1x 10!6
`ions/cm, and then film 15 is patterned into a shape
`required as an emitter electrode. Thereafter, the resul-
`tant structure is annealed to diffuse the arsenic con-
`tained in film 15 into the wafer, thereby forming n-type
`emitter layer 16 (FIG. 3H).
`Thereafter, although not shown,a base contact hole
`for films 9 and 11 is formed in oxide film 13, and Al
`wiring of an emitter, a base, and a collector is formed,
`thereby completing the transistor.
`According to the above embodiment, CVD oxide
`film pattern 8; formed in the element region is used to
`form the external base layer having the predetermined
`width by self alignment around pattern 8. In addition,
`the internal base region and the emitter region are se-
`quentially formed by self alignment
`in regions from
`which pattern 8; is removed. That is, these impurity
`regions are formed completely by self alignment. Espe-
`cially, first opening A for forming the external base
`region is formed so as to have a width corresponding to
`the film thickness offirst polycrystallinesilicon film 9.
`Therefore, controllability of the present
`invention is
`better than that‘of the conventional method which uti-
`lizes an overhang as shown in FIGS.1A to 1D. Thatis,
`by changing the film thickness of film 9, the width of
`the external base region can be easily changed.
`In the above embodiment, boron is ion-implanted in
`second polycrystalline silicon film 11, and external base
`
`
`
`4,908,324
`
`7
`layer 12 is formed using film 11 as a diffusion source.
`However, such solid-phase diffusion need not be per-
`formed. For example, boron may be ion-implanted di-
`rectly in the wafer in the state of FIG. 3C or 3D to form
`the external base layer. In this case, an impurity concen-
`tration can be increased, and therefore a resistance of
`the external base region can be reduced.
`In addition,
`in the above embodiment, the internal
`base region is formed by etching nitride film 7 and oxide
`film 6 and forming a thin thermal oxide film. However,
`the internal base region may be formed by ion implanta-
`tion whenfilm 7 is removed or whenfilm 6 is removed.
`Furthermore, in the above embodiment, emitter re-
`gion 16 is formed by solid-phase diffusion from third
`polycrystalline silicon film 15. However, region 16 may
`be formed by ion implantation. In this case, the oxide
`film used as a buffer layer to perform internal base re-
`gion 14 by ion implantation may be directly used as a
`buffer layer to perform ion implantation for forming the
`emitter region therethrough. Alternatively, this oxide
`film may be removed to perform ion implantation.
`Moreover, by adjusting an acceleration voltage of ion
`implantation,
`ion implantation can be performed
`through third polycrystalline silicon film 15 for an emit-
`ter electrode.
`Referring to FIGS. 4 to 7B, other embodiments of the
`present invention will be described.
`FIG. 4 shows another embodimentin which photore-
`sist pattern 10 is buried preferably in a recess of first
`polycrystalline silicon film 9 if the recess is wide. When
`the recess of film 9 is wide, it is not easy to flatten the
`surface even if a photoresist is coated thereon. In this
`case, as shown in FIG. 4, auxiliary photoresist pattern
`10, is formed_in advancein the wide(e.g., 3-y4m wide or
`more) recess by normal photolithography. When an
`actual width of the recess is narrowed in this manner,
`the entire surface can be easily flattened by coating
`photoresist 102 thereon.
`Note that in either of the embodiments shown in
`FIGS. 3A to 3H and FIG. 4,
`ion implantation with
`respect to the photoresist film is effective. This is be-
`cause the photoresist film is hardened by ion implanta-
`tion, and an anti-etching property required for an etch-
`ing mask is improved. Note that an ion seed used for this
`purposeis not limited. Examples of the ion seed are B*,
`Pt, Ast, and Art
`FIG. 5 showsstill another embodiment in which the
`width of an emitter region is reduced. For example, in
`order to increase an emitter breakdown voltage,a rela-
`tionship between an external base region size and an
`emitter region size must be sometimes controlled. In
`order to reduce an emitter junction capacitance or to
`suppress an emitter-clouding effect,
`the width of an
`emitter region must be sometimes reduced. This em-
`bodimentis effective in these cases. In this embodiment,
`after internal base region 14 is formed, polycrystalline
`silicon film 17 is selectively left on side walls of second
`opening B to narrow the opening. This state is obtained
`by depositing a polycrystalline silicon film having a
`predetermined thickness and etching the entire surface
`by RIE, after performing ion implantation for forming
`region 14. If necessary, the polycrystalline silicon film
`and a CVD oxide film are stacked, and these stacked
`films are left on the side wall of opening B. In this case,
`a smaller opening for emitter diffusion is obtained. In
`addition, if a material having a small specific dielectric
`constant is selected as a material to be left on the side
`
`8
`wall of the second opening, an emitter-base stray capac-
`itor can be reduced.
`FIGS. 6A and 6B show still another embodiment in
`which a degree of freedom for controlling the width of
`an external base region is improved. In this embodi-
`ment, after first polycrystalline silicon film 9 is depos-
`ited on the entire surface as in the embodiment shownin
`FIGS, 3A to 3H, spacer film 18 consisting of a CVD
`oxidefilm is formed on side walls of the step of film 9 as
`shownin FIG. 6A. Film 18 is formed by depositing the
`CVDoxide film on the entire surface and etching-back
`the film by RIE.
`Thereafter, first opening A for forming an external
`base region is formed as follows. First, as in the embodi-
`ment shown in FIGS. 3A to 3H,photoresist 10 is buried
`in a recess. CVD oxide film 18 is etched and removed
`by an aqueous NH4F solution using photoresist 10 as a
`mask. Then, polycrystalline silicon film 9 is etched by
`RIE using photoresist 10 and CVD oxide film 8. Subse-
`quently, nitride film 7 and oxide film 6 are sequentially
`etched in the same manner as in the embodiment of
`FIGS. 3A to 3H, thereby forming first opening A for
`forming an external base (FIG. 6B).
`As described above,
`in the embodiment shown in
`FIGS. 6A and 6B, the width offirst opening A (e., the
`width of the external base region) is determined by a
`sum of the film thickness of first polycrystalline silicon
`film 9 and that of spacerfilm 18. Therefore,if necessary,
`the width of the external base region can bearbitrarily
`set without depending on the film thickness of film 9.
`Note that in addition to the CVD oxide film, various
`films can be used as film 18.
`In the above embodiments, the polycrystalline silicon
`film is used as the first to third conductive films. How-
`ever, if the films are not used as a solid-phase diffusion
`source of an impurity, other conductive materials may
`be used. In this case, however, a material for the second
`conductive film is selected such that a thermal oxide
`film can be formed on the surface thereof. Examples of
`the material capable of forming a thermal oxide film are
`refractory metal silicides such as molybdenum silicide,
`tungsten silicide, and tantalumsilicide. As the first con-
`ductive film, a refractory metal film of molybdenum or
`tantalum not capable of forming a good thermal oxide
`film can also be used.
`FIGS. 7A and 7B show an embodiment in which the
`above refractory metal film is used as the first conduc-
`tive film instead of the polycrystalline silicon film. A
`state shown in FIG. 7A (corresponding to FIG. 3E) is
`obtained in the same as in the embodiment of FIGS. 3A
`to 3H except that the refractory metal film is used as
`described above. As shown in FIG. 7A,the surface is
`flattened while refractory metal film 19 serving as the
`first conductive film is covered with polycrystalline
`silicon film 11 serving as the second conductive film.
`Thereafter, a bipolar transistor shown in FIG. 7B is
`obtained in the same manneras in the embodiment of
`FIGS. 3A to 3H.
`The bipolar transistor obtained in the embodiment of
`FIGS. 7A and 7B has the following specific advantages.
`Thatis, since the refractory metal having a small resis-
`tivity is used as a base electrode, a base resistance can be
`sufficiently reduced, and a high-speed operation can be
`achieved. In addition, since a contact with external base
`region 12 is formed through second polycrystalline
`silicon film 11, junction breakdown caused by electro-
`migration of the refractory metal can be prevented.
`
`40
`
`50
`
`65
`
`
`
`4,908,324
`
`— 3
`
`20
`
`40
`
`45
`
`9
`However, all the above embodiments have the fol-
`lowing problem.
`That is, as shown in FIG. 3F, polycrystalline silicon
`film 11 is in direct contact with nitride film 7. There-
`fore, if the surfaces of polycrystalline silicon films 9 and
`11 is thermally oxidized using film 7 as a mask, oxide
`film 13 is formed below film 7 as shown in FIG. 3G.In
`FIG.3G,it is schematically shown that oxide film 13is
`formed thick even at a portion where polycrystalline
`silicon film 11 and nitride film 7 are in contact with.each
`other because film 7 is pushed upward. However, in
`certain circumstances, it can occasionally occurs that
`film 7 is not actually pushed upward so much.Forthis
`reason, film 13 formed on the surface of film 11 at a
`portion c