`60/071,628
`
`INVENTORS: ALFRED GRILL
`JOHN P. HUMMEL
`CHRISTOPHER V. JAHES
`VISHUNUBHAI V. PATEL
`KATHERINE L. SAENGER
`
`TITLE:
`
`DUAL DAMASCENE PROCESSING
`FOR SEMICONDUCTOR CHIP
`INTERCONNECTS
`
`APPLICATION
`NO:
`FILED:
`
`60/071,628
`
`16 JAN 1998
`
`COMPILED:
`
`29 JUL 2015
`
`TSMC Exhibit 1017
`
`Page 1 of 29
`
`
`
`-
`
`U,
`0,
`
`_
`
`--
`
`PROVISIONAL
`APPLICATION
`NUMBER
`
`1
`
`BEST COPY
`
`Form PTO-1625
`(Rev. 5/95
`
`a~
`
`(FACE)
`
`Page 2 of 29
`
`
`
`60/071,628
`
`DUAL DAMASCENE PROCESSING FOR SEMICONDUCTOR CHIP
`INTERCONNECTS
`
`Transaction History
`
`Transaction Description
`Date
`Initial Exam Team nn
`02-02-1998
`IFW Scan & PACR Auto Security Review
`03-18-1998
`03-23-1998 Preexamination Location Change
`09-21-2001 Set Application Status
`
`Page 3 of 29
`
`
`
`CONTENTU
`
`_..
`
`APPROVED FOR LICENSE
`FE82 0
`INITIALS
`
`i .
`
`,
`
`1 9.
`
`10.
`
`11.
`
`12.
`
`13.
`
`14.
`
`15.
`
`16.
`
`17.
`
`18.
`
`19.
`
`20.
`
`21.
`
`22.
`
`23.
`
`24.
`
`25.
`
`26.
`
`27.
`
`28.
`
`29.
`
`30.
`
`31.
`
`32.
`
`i~t~--------~------------
`
`--
`
`FJ
`
`(FRONT)
`
`-7
`
`Page 4 of 29
`
`
`
`ID NO.
`
`DATE
`
`t
`
`POSITION
`CLASSIFIER
`EXAMINER
`TYPIST
`VERIFIER
`CORPS CORR.
`SPEC. HAND
`FILE MAINT
`DRAFTING
`
`(LEFT INSIDE)
`
`Page 5 of 29
`
`
`
`SERIAL NUMBER
`
`FILING DATE
`
`CLASS
`
`GROUP ART UNIT
`
`ATTORNEY DOCKET NO.
`
`60/071,628
`PROVISIONAL
`
`01/16/98
`
`0000
`
`Y0997-130
`
`z ALFRED GRILL, WHITE PLAINS, NY; JOHN P. HUMMEL, MILLBROOK, NY;
`_ CHRISTOPHER V. JAHES, MONSEY, NY; VISHUNUBHAI V. PATEL, YORKTOWN HEIGHTS,
`NY; KATHERINE L. SAENGER, OSSINING, NK.
`
`**CONTINUING DOMESTIC DATA*********************
`VERIFIED
`
`**371 (NAT'L STAGE) DATA***********************
`SVERIFIED
`
`**FOREIGN APPLICATIONS************
`VERIFIED
`
`FOREIGN FILING LICENSE GRANTED 03/20/98
`
`Foreign Priority claimed
`STATE OR
`Oyes Ono
`35 USC 119 (a-d) conditions met Oyes Qno OMet after Allowance COUNTRY
`NY
`Verified and Acknowledged
`mi
`
`SHEETS
`DRAWING
`8
`
`TOTAL
`CLAIMS
`
`INDEPENDENT
`CLAIMS
`
`ROBERT M TREPP
`v IMB CORPORATION INTELLECTUAL PROPERTY
`g
`LAW DEPT
`P O BOX 218
`YORKTOWN HEIGHTS NY 10598
`
`DUAL DAMASCENE PROCESSING FOR SEMICONDUCTOR CHIP INTERCONNECTS
`
`r
`
`h_-
`
`FILING FEE
`RECEIVED
`
`$150
`
`FEES: Authority has been given in Paper
`to charge/credit DEPOSIT ACCOUNT
`No.
`NO.
`for the following:
`
`[
`
`All Fees
`1.16 Fees (Filing)
`1.17 Fees (Processing Ext. of time)
`1.18 Fees (Issue)
`[] Other
`[] Credit
`
`Page 6 of 29
`
`
`
`PATENT APPLICATION SERIAL NO.
`
`U.S. DEPARTMENT OF COMMERCE
`PATENT AND TRADEMARK OFFICE
`FEE RECORD SHEET
`
`8 PALLEN
`
`000131DA11
`
`0904
`
`..6007168
`
`PTO-1556
`(5/87)
`
`Page 7 of 29
`
`
`
`iLLmPROVISIONAL
`
`APPLICATION
`
`'ZOVER
`
`SHEET
`
`Ztia=s is a request for filing a PROVISIONAL APPLICATION under 37 CFR 1.53(b)(2).
`m ~"DOCKET
`
`YO997-130
`
`pgg
`
`NUMBER
`
`+
`
`O
`
`INVENTOR(s)/APPLICANT(s)
`
`LAST NAME
`
`FIRST NAME
`
`MIDDLE
`INITIAL
`
`RESIDENCE (City and either
`State or Foreign Country)
`
`Grill
`Hummel
`Jahnes
`Patel
`Saenger
`
`N/A
`Alfred
`P.
`John
`Christopher V.
`Vishnubhai
`V.
`L.
`Katherine
`
`White Plains, New York 10605
`Millbrook, New York 12545
`Monsey, New York 10952
`Yorktown Heights, New York 10598
`Ossining, New York 10562
`
`TITLE OF THE INVENTION (280 characters max)
`
`Dual Damascene Processing for Semiconductor Chip Interconnects
`
`Robert M. Trepp; IBM Corporation; Intellectual Property Law Dept.;
`P.O. Box 218; Yorktown Heights, New York 10598
`
`CORRESPONDENCE ADDRESS
`
`STATE
`
`New York
`
`ZIP CODE
`
`10598
`
`COUNTRY
`
`USA
`
`'ENCLOSED
`
`APPLICATION PARTS (check all that apply)
`
`Specification
`
`Number of Pages
`
`10
`
`Small Entity Statement
`
`_ Drawing(s)
`
`Number of Sheets ®
`
`Other (specify)
`
`METHOD OF PAYMENT (check one)
`
`Fl
`
`A check or money order is enclosed to cover
`the Provisional filing fees
`
`$150.00
`
`PROVISIONAL
`FILING FEE
`AMOUNT ($)
`
`j The Commissioner is hereby authorized to
`charge filing fees and credit Deposit
`Account Number
`09-0468
`The invention was made by an agency of the United states Government or under a contract witn
`an agency of the United States Government.
`
`No
`
`Yes, the name of the U.S. Government agency and the Government contract number are:
`
`Respectfully submitted,
`
`SIGNATURE
`
`Date:
`
`16
`
`I 9q
`
`-
`
`TYPED or PRINTED NAME
`
`Robert M. Trepp
`
`Registration No. 25,933
`
`Additional inventors are being named on separately numbered sheets attached hereto.
`
`PROVISIONAL APPLICATION FILING ONLY
`
`Express Mail Label: EM455587215US
`Date of Deposit:
`January 16, 1998
`
`Page 8 of 29
`
`
`
`PATENT
`
`o___-
`o--
`04
`l
`
`-
`
`.
`
`:
`
`-
`
`.o
`
`-
`o,
`'"-I
`
`IN THE UNITED STATES PATENT AND TRADEMARK OFFICE
`
`C- -
`U
`
`I
`
`n re Provisional Application of:
`
`ALFRED GRILL et al.
`
`I
`
`IlpRO:
`
`Serial No.:
`
`(to be assigned)
`
`Group Art No:
`
`Filed:
`
`herewith
`
`Examiner:
`
`For: Dual Damascene Processing for Semiconductor Chip Interconnects
`
`Commissioner of Patents and Trademarks
`Box Provisional Patent Application
`Washington, D. C. 20231
`
`EXPRESS MAIL CERTIFICATE
`
`"Express Mail" label number
`
`EM455587215US
`
`Date of Deposit
`
`January 16, 1998
`
`I hereby certify that the following attached paper or fee
`
`1. Acknowledgment Post Card;
`2. Provisional Application Cover Sheet (in duplicate);
`3. Provisional Application; and
`4.
`Set of eight (8) Informal Drawings
`
`is being deposited with the United States Postal
`Mail Post Office to Addressee" service under 37
`date indicated above and is addressed to the
`Patents and Trademarks, Washington, D. C. 20231.
`
`Service "Express
`CFR 1.10 on the
`Commissioner of
`
`(Type or print name of person mailing paper or fee)
`
`(Signature o pers n mailing ap
`
`fee)
`
`NOTE: Each paper must have its own certificate and the "Express Mail" label number as a part thereof or
`attached thereto. When, as here, the certification is presented on a separate sheet, that sheet must (1) be
`signed and (2) fully identify and be securely attached to the paper or fee it accompanies. Identification
`should include the serial number and filing date of the application as well as the type of paper being filed,
`e.g. complete application, specification and drawings, responses to rejection or refusal, notice of appeal, etc.
`If the serial number of the application is not known, the identification should include at least the name of
`the inventor(s) and the title of the invention.
`
`;.
`
`NOTE: The label number need not be placed on each page. It should, however, be placed on the first page
`of each separate document, such as, a new application, amendment, assignment, and transmittal letter for a fee,
`along with the certificate of mailing by "Express Mail." Although the label number may be on checks, such a
`practice is not required. In order not to deface formal drawings it is suggested that the label number be
`placed on the back of each formal drawing or the drawings be accompanied by a set of informal drawings on which
`the label number is placed.
`
`DOCKET NO.
`
`YO997-130
`
`Page 9 of 29
`
`
`
`Express "ail Label No.: EM455587215US
`Date of
`posit: January 16, 1998
`
`Dual Damascene Processing for Semiconductor Chip Interconnects
`
`Field of the Invention
`
`The present invention relates to lithographic methods for forming a dual relief pattern in a
`substrate, and the application of such methods to fabricating multilevel interconnect structures in
`semiconductor chips.
`
`Background of the Invention
`
`Device interconnections in Very Large Scale Integrated (VLSI) or Ultra-Large Scale Integrated
`(ULSI) semiconductor chips are typically effected by multilevel interconnect structures containing
`patterns of metal wiring layers called traces. Wiring structures within a given trace or level of wiring
`are separated by an intralevel dielectric, while the individual wiring levels are separated from each
`other by layers of an interlevel dielectric. Conductive vias are formed in the interlevel dielectric to
`provide interlevel contacts between the wiring traces.
`
`By means of their effects on signal propagation delays, the materials and layout of these inter-
`connect structures can substantially impact chip speed, and thus chip performance. Signal propa-
`gation delays are due to RC time constants wherein R is the resistance of the on-chip wiring, and
`is the effective capacitance between the signal lines and the surrounding conductors in the
`multilevel interconnection stack. RC time constants are reduced by lowering the specific resistance
`of the wiring material, and by using interlevel and intralevel dielectrics with lower dielectric con-
`stants.
`
`A preferred metal/dielectric combination for low RC interconnect structures might be Cu metal
`with a carbon-based dielectric such as diamond-like-carbon (DLC). Due to difficulties in
`subtractively patterning copper, however, interconnect structures containing copper are typically
`fabricated by a Damascene process. In a Damascene process, metal patterns inset in a layer of
`dielectric are formed by the steps of
`
`etching holes (for vias) or trenches (for wiring) into the interlevel or intralevel dielectric,
`
`optionally lining the holes or trenches with one or more adhesion or diffusion barrier layers,
`
`overfilling said holes and trenches with a conductive wiring material, by a process such as physical
`vapor deposition (for example, sputtering or evaporation), chemical vapor deposition, or plating,
`and
`
`removing the metal overfill by planarizing the metal to be even with the upper surface of the
`dielectric.
`
`This process is repeated until the desired number of wiring and via levels have been fabricated.
`
`Fabrication of interconnect structures by Damascene processing can be substantially simplified
`by using a process variation known as Dual Damascene, in which a wiring level and its underlying
`via level are filled in with metal in the same deposition step. However, fabrication by this route
`requires transferring two patterns to one or more layers of dielectric in a single block of lithography
`and/or etching steps.This has previously been accomplished by using a layer of masking material
`that is patterned twice, the first time with a via pattern and the second time with a wiring pattern.
`This procedure typically comprises the steps of:
`
`forming one or more layers of dielectric having a total thickness equal to the sum of the via level
`and wiring level thicknesses,
`
`:C
`
`=
`
`s
`
`" _
`
`"--
`
`Page 10 of 29
`
`
`
`-_
`6-
`
`..:
`
`, ;
`
`applying a layer of a hard mask material such as SiO2 or Si3N4 having different etch characteristics
`than the underlying dielectric,
`
`patterning the hard mask material with the via level pattern, typically by etching through a
`photoresist stencil,
`
`transferring said via level pattern into a first upper thickness of said one or more layers of dielectric
`by a process such as etching,
`
`repatterning the same layer of hard mask material with the wiring level pattern,
`
`transferring the wiring level pattern into a second upper thickness of said one or more layers of
`dielectric in such a manner as to simultaneously transfer the previously etched via pattern to a
`bottom thickness of said one or more layers of dielectric, said second upper and bottom thicknesses
`closely approximating the wiring and via level thicknesses, respectively.
`
`While this "twice patterned single mask layer" process has the virtue of simplicity, difficulties in
`reworking the second lithography step may occur if the interconnect dielectric and the photoresist
`stencil used to pattern the hard mask have similar etch characteristics. Such would be the case with
`an organic photoresist and a carbon-based interconnect dielectric such as DLC. A typical cause for
`rework would be a misalignment between the via-patterned hard mask/upper dielectric layers and
`the wiring-patterned resist layer. However, lithographic rework at this stage is a problem because
`the sidewalls of the via-patterned dielectric are not protected from the resist stripping steps necessary
`for removing a misaligned wiring-patterned resist layer.
`
`Summary of the Invention
`
`The present invention relates to improved methods for defining and transferring two patterns
`(or a single dual relief pattern) to one or more layers of dielectric in a single block of lithography
`and/or etching steps. The invention comprises two preferred modifications of a prior art "twice
`patterned single mask layer" Dual Damascene process and two preferred embodiments of a fabri-
`cation process for a dual pattern hard mask which may be used to form dual relief cavities for Dual
`Damascene applications.
`
`The first and second preferred modifications of a prior art "twice patterned single mask layer"
`process introduce an easy-to-integrate sidewall liner which protects organic interlevel and intralevel
`dielectrics from potential damage induced by photoresist stripping steps which may be needed, for
`example, during rework processing to correct for lithographic misalignment. In the first modifica-
`tion, the liner may be permanent, in which case portions of the liner can remain in the final struc-
`ture. In the second modification, the liner may be disposable, in which case the liner would be
`removed from the finished structure. Use of these inventive modifications allows problem-free re-
`work with minimal impact on processing.
`
`The two preferred embodiments of a dual pattern hard mask fabrication process provide a mask
`wherein the lithographic alignment for both via and wiring levels is completed before any pattern
`transfer into the underlying interlevel/intralevel dielectric. The dual pattern hard mask might pref-
`erably comprise a bottom layer of silicon nitride with a first pattern and a top layer of SiO2 with
`a second pattern. The two embodiments differ by the order in which said first and second patterns
`are transferred into the hard mask layers.
`
`It is thus an object of the present invention to improve the existing "twice patterned single mask
`layer" Dual Damascene process by adding a protective sidewall liner which may or may not remain
`in the final structure.
`
`Page 11 of 29
`
`
`
`It is a further object of the present invention to teach the use of a Dual Damascene process in
`which a dual pattern hard mask containing both via and wiring level patterns is fabricated on a
`substrate comprising at least one layer of an interlevel/intralevel dielectric, prior to any pattern
`transfer into the interlevel/intralevel dielectric.
`
`It is a further object of the present invention to provide a general method for forming a dual
`pattern hard mask, said dual pattern hard mask comprising a first set of one or more layers with a
`first pattern, and a second set of one or more layers with a second pattern.
`
`It is a further object of the present invention to teach a method for transferring said first and
`second patterns of said dual pattern hard mask to an underlying substrate to form a dual relief
`patterned structure.
`
`Brief Description of the Drawings
`
`These and other features, objects, and advantages of the present invention will become apparent
`upon a consideration of the following detailed description of the invention when read in conjunc-
`tion with the drawings, in which:
`
`Figs. 1A - 1L show in cross section view the prior art "twice patterned single mask layer" Dual
`Damascene process flow for forming a wiring layer and its associated underlying via layer;
`
`Figs. 2A - 2D show in cross section view an exaggeration of the rework problem that may be en-
`countered with the process flow of Fig. 1;
`
`SFigs.
`
`3A - 3G show in cross section view a first preferred modification of the Fig. 1 process;
`
`'-
`
`Figs. 4A - 4F show in cross section view a second preferred modification of the Fig. 1 process;
`
`Figs. 5A - 5H illustrate in cross section view a Dual Damascene process flow utilizing a first pre-
`ferred embodiment of the disclosed dual pattern hard mask;
`
`Svariation
`
`Figs. 6A - 6J illustrate in cross section view a Dual Damascene process flow utilizing a trilayer
`of a first preferred embodiment of the disclosed dual pattern hard mask;
`
`Figs. 7A - 71 illustrate in cross section view a Dual Damascene process flow utilizing a second
`preferred embodiment of the disclosed dual pattern hard mask; and
`
`Fig. 8A - 8D illustrate in cross section view a three pattern hard mask, and some associated mate-
`rials issues.
`
`Description of the Preferred Embodiments
`
`Figs. IA - 1L show in cross section view a prior art "twice patterned single mask layer" Dual
`Damascene process flow for forming a wiring layer and its underlying via layer. The process flow
`may be exercised on a variety of substrates but is illustrated for the simplified substrate of Fig. lA
`which comprises a semiconductor base 2 containing arrays of electrical devices (not shown),
`conductive via 4, and dielectric passivation layer 6.
`
`A layered dielectric stack 13 comprising an optional dielectric passivation/adhesion layer 7, a
`via level dielectric 8, an optional dielectric etch stop layer 10, and a wiring level dielectric 12 are then
`applied to produce the structure of Fig. I3. Via and wiring dielectrics 8 and 12 might be carbon-
`based materials such as DLC or fluorinated DLC (FDLC), and optional dielectric etch stop 10
`might be a material such as SiO2, Si3N4, silicon-containing DLC (SiDLC), etc. The total thickness
`of layered dielectric stack 13 closely approximates the sum of the via and wiring level thicknesses.
`
`Page 12 of 29
`
`
`
`__
`*.-
`. _optional
`
`" -.
`*-
`-:-
`*'
`
`-"
`_
`
`::
`
`For a description of DLC, reference is made to US Patent No. S,xxx,xxx; for a description of
`FDLC reference is made to US Patents No. S,xxx,xxx and S,xxx,xxx; for a description of SiDLC,
`reference is made to US Patent No. S,xxx,xxx.
`
`A hard mask layer 14, formed from a material such as SiO2 or Si3N4 having different etch
`characteristics from the underlying dielectric 12, is then applied to produce the structure of Fig. 1C.
`A resist layer 16 patterned with a first pattern is then formed on hard mask 14, as shown in Fig.
`1D. The first pattern in patterned resist layer 16 would typically be a via level pattern. If resist layer
`16 is for some reason misaligned with respect to underlying structures such as via 4, resist layer 16
`may be removed by a process such as ashing without damaging underlying dielectric 12, since
`dielectric 12 is still protected by hard mask 14. Resist 16 is then reapplied and patterned until the
`desired alignment is achieved. Hard mask layer 14 is then patterned with said first pattern by
`etching through the openings in patterned resist layer 16, as shown in Fig. 1E. Said first pattern is
`then transferred into the entire thickness of dielectric 12 by an etching process such as reactive ion
`etching (RIE), as shown in Fig. 1F.
`
`A resist layer 18 patterned with a second pattern is then formed on the structure of Fig. 1F to
`produce the structure of Fig. 1G. Said second pattern in patterned resist layer 18 would typically
`be a wiring level pattern. Hard mask layer 14 is then patterned with said second pattern by etching
`through the openings in pattern resist layer 18, as shown in Fig. 1H. Exposed regions of optional
`dielectric etch stop 10 would typically also be removed during this etching step, as well. Dielectrics
`8 and 12 are then etched to transfer the second pattern into the entire thickness of dielectric 12, and
`the first pattern into the entire thickness of dielectric 8, as shown in Fig. lI. Exposed regions of
`dielectrics 10 and 7 are then removed to produce the structure of Fig. 1J containing dual
`relief cavity 20. Cavity 20 is optionally lined with one or more adhesion or diffusion barrier layers
`(not shown) and then overfilled with conductive wiring material 22, by a process such as physical
`vapor deposition, chemical vapor deposition, solution deposition, or plating to produce the struc-
`ture of Fig. 1K. Conductive wiring material 22 is then planarized by a process such as chemical
`mechanical polishing (CMP) to be approximately even with the top surface of dielectric 12 and/or
`remaining hard mask 14. Remaining hard mask 14 is then optionally removed to produce the
`structure of Fig. 1L. Additional wiring/via levels may be fabricated by repeating the steps shown in
`Figs. 1B - 1L.
`
`*. Figs. 2A - 2D show in cross section view an exaggeration of the rework problem that may be
`encountered with the process flow of Figs. 1B - 1L if resist 18 of Fig. 1G is misaligned. Fig. 2A
`shows the structure of Fig. 1F after application of resist 26. Fig. 2B shows the structure of Fig. 2A
`after resist layer 26 has been patterned with said second pattern to produce misaligned patterned
`resist layer 28. Fig. 2C shows the structure of Fig. 2B after an ashing process to remove misaligned
`patterned resist layer 28. Sidewalls 30 of dielectric 12 are clearly undercut. Such a result may not
`be a problem when the dimensions of said second pattern substantially exceed the dimensions of
`the first pattern, since the undercut regions would be etched anyway. However, it will be a problem
`for cases in which the dimensions of the first and second patterns are similar, as shown in Fig. 2D,
`since the undercut sidewall profile will persist in the final structure. Such undercutting makes critical
`dimension control more difficult and produces cavities that are more difficult to line with a
`conductive liner and fill with a conductive wiring material 22.
`
`Figs. 3A - 3G show a first preferred modification of the Figs. lA - 1L "twice patterned single
`mask layer" process described above, in cross section view.- The process of Figs. 3A - 3G differs
`from that of Figs. lA - IL by the addition of a sidewall liner which may remain in the finalstruc-
`ture. In addition, the first and second patterns to be transferred are the wiring and via patterns in
`the process of Figs. 3A - 3G, as opposed to the via and wiring patterns in the process of Figs. 1A
`- lL.
`
`Fig. 3A shows the structure of Fig. IC after application of an overlayer of resist 34 analogous
`to resist layer 16, but patterned with a wiring level pattern. Hard mask layer 14 is then patterned
`
`Page 13 of 29
`
`
`
`with the wiring pattern of resist layer 34, to produce the structure of Fig. 3B. The wiring pattern
`of resist layer 34 is then transferred to dielectric layer 12, and preferably to dielectric etch stop layer
`10 as well, to form cavity 36 in Fig. 3C. A thin layer of conductive or insulating liner material 38
`that may also be used as a hard mask is then conformally deposited over the topography of Fig.
`3C to form the lined cavity 40 shown in Fig. 3D. Possible hard mask/liner materials for hard
`mask/liner material 38 include conductive barrier materials such as Ta, Cr, or TaN, semiconductors
`such as amorphous hydrogenated silicon (a-Si:H), and insulators such as SiO2, and Si3N4. Hard
`mask/liner material 38 is preferably conducting if any of it is to be left in the final structure.
`
`Fig. 3E shows the structure of Fig. 3D after application of an overlayer of resist 42 patterned
`with a via level pattern. In the event patterned resist 42 is misaligned, patterned resist 42 may be
`removed by a process such as ashing without damaging the sidewalls of dielectric layer 12 or the top
`surface of dielectric layer 8. The steps of applying an overlayer of resist 42 and patterning resist 42
`may be repeated until patterned resist 42 is properly aligned. The pattern of resist layer 42 is then
`transferred to hard mask/liner layer 38, to produce the structure of Fig. 3F, and then transferred
`further to dielectric layers 8 and 7 to produce the dual relief cavity 44 in Fig. 3G. After optional
`removal (not shown) of some or all of patterned hard mask/liner 38 by a process such as selective
`etching, the structure is overfilled with a conductive material and planarized, as shown in Figs. 1K
`- IL. Any portions of hard mask/liner 38 remaining above dielectric 12 after the final polishing step
`are preferably removed before fabrication of any overlying wiring or via levels.
`
`Figs. 4A - 4F show a second preferred modification of the Fig. lA - IL "twice patterned single
`mask layer" process, in cross section view. The process of Figs. 4A - 4F differs from that of Figs.
`lA - 1L by the addition of a disposable sidewall coating which is removed from the structure at an
`intermediate stage in processing. However, it is similar to the prior art Figs. lA - 1L process in that
`a single hard mask layer is patterned twice, first with a via pattern and then with a wiring pattern.
`
`Fig. 4A shows the structure of Fig. 1F after application of thin disposable liner 46 conformally
`deposited over the topography of Fig. IF to form lined cavity 50. Liner 46 may be conductive or
`insulating, and is preferably selected from the group of materials resistant to the oxygen ashing of
`the resist stripping process, and preferably has a thickness between 1 and 50 nm. Possible liner
`materials include Ta, Cr, or TaN, amorphous hydrogenated silicon (a-Si:H), SiO2, and Si3N4.
`Resist layer 18 patterned with a wiring level pattern is then formed on the structure of Fig. 4A. If
`resist layer 18 must be reworked, liner 46 will protect dielectric 12 from damage during processing.
`
`If alignment of resist layer 18 with the via level pattern is satisfactory, the wiring level pattern
`is then transferred into disposable liner 46 and hard mask 14 to form the structure of Fig. 4C with
`disposable liner sidewalls 52. The wiring pattern of hard mask 14 is then transferred into dielectric
`If
`layers 12 and 10 while the via pattern in dielectric 12 is transferred into dielectrics 8 and 7.
`sidewall liner 52 is still present after these etching steps, it is removed by selective etching to produce
`the structure of Fig. 4D containing cavity 54 which is overfilled with conductive material 22 and
`planarized as shown in Figs. 1K - 1L.
`
`A satisfactory approximation to the structure of Fig. 4C may be formed from the structure of
`Fig. 1F by etching exposed etch stop 10 in such a manner as to redeposit etch stop material to form
`sidewall liners 52, as illustrated in Fig. 4E. A preferred resputtering process to form sidewall liners
`52 would be ion beam sputtering or low pressure, high bias voltage RIE.
`
`Alternatively, the structure of Fig. 4F might be formed by the selective deposition of a liner
`material 55 on the sidewalls of dielectric 12 or on both the sidewalls of dielectric 12 and the exposed
`top surface of dielectric etch stop 10.
`
`Dual pattern hard masks may comprise a first layer of a first material with a first pattern and a
`second layer of a second material with a second pattern. More generally, a dual pattern hard mask
`may comprise a first set of one or more layers with a first pattern, and a second set of one or more
`
`5
`
`_-'
`re
`
`i-:
`
`Page 14 of 29
`
`
`
`layers with a second pattern, materials of said first and second sets of layers selected respectively
`from a first group of materials and a second group of materials.
`
`Figs. 5A - 5E show a first preferred embodiment of a method for forming a dual pattern hard
`mask comprising a first layer of a first material with a first pattern, and a second layer of a second
`material with a second pattern; Figs. SF -5H show how this dual pattern hard mask may be used
`to fabricate a dual relief cavity for use in a Dual Damascene process. For purposes of illustration,
`one of said first and second patterns will be a via level pattern, and the other of said first and second
`patterns will be a wiring level pattern. However, the via and wiring level patterns should be viewed
`as special cases of the general category of dual relief patterns in which all features of a smaller area
`(via) pattern completely fit within the features of a larger area (wiring) pattern.
`
`Fig. SA shows the structure of Fig. IB after application of lower hard mask layer 56 and upper
`hard mask layer 58. Hard mask layers 56 and 58 are preferably formed from different materials
`which have different etch properties from each other and from the dielectric underlayers 12 and 8.
`For example, lower hard mask layer 56 might be formed from Si3N4 and upper hard mask layer
`58 might be formed from SiO2. Other suitable hard mask materials may include SiO2-based ma-
`terials, other oxides, nitrides other than Si3N4, carbon-based dielectrics, and polycrystalline silicon,
`and amorphous hydrogenated silicon. A first resist layer 60, patterned with a first (wiring level)
`pattern, is formed on layer 58 to form the structure of Fig. 5B. If resist layer 60 is misaligned, re-
`work at this stage presents no problem. The pattern of resist layer 60 is transferred into upper hard
`mask layer 58 by an etching process to form the structure of Fig. SC. The etching process is pref-
`selective, for example a selective SiO2 to Si3N4 etch, so that lower hard mask layer 56 will
`remain intact during any overetching of hard mask layer 58.
`
`A second resist layer 62, patterned with a second (via level) pattern, is then formed on the
`of Fig. SC to produce the structure of Fig. 5D. Again, resist rework at this stage presents
`no problem because lower hard mask layer 56 is still in place to protect dielectric 12. The pattern
`of resist layer 62 is then transferred into lower hard mask layer 56. Fig. SE shows the completed
`dual pattern hard mask, comprising patterned hard mask layers 56 and 58, with patterned resist
`layer 62 still in place.
`
`The via level pattern is then transferred into dielectric 12 by an etching process such as reactive
`ion etching, to produce the structure of Fig. 5F. The etching conditions are then changed to re-
`moved exposed portions of lower hard mask layer 56 and optional etch stop 10, to form the
`structure of Fig. SG. Dielectrics 8 and 12 are then etched to transfer said second pattern into the
`entire thickness of dielectric 12, and said first pattern into the entire thickness of dielectric 8, as
`shown in Fig. 5H. The cavity structure may then be completed as shown in Fig. 1J, and, for
`interconnect applications, filled with wiring material 22 as shown in Figs. 1K to 1L.
`
`Figs. 6A - 6F show a trilayer variation of the Fig. 5 method for forming a dual pattern hard
`mask; Figs. 6G - 6J show how this dual pattern hard mask may be used to fabricate a dual relief
`cavity for use in a Dual Damascene process. This trilayer variation may be preferable to the Fig. 5
`dual layer dual pattern hard mask because it provides a resist-free dual pattern hard mask prior to
`any pattern transfer into the substrate. This can be desirable when resist loading is a concern, or if
`the resist thickness has to be thinned to allow its removal to coincide with the endpoint of the cavity
`patterning process.
`
`Fig. 6A shows the structure of Fig. 1B after application of lower hard mask layer 66, ffiddle
`hard mask layer 68, and upper hard mask layer 70. Hard mask layers 66, 68, and 70 are preferably
`formed from materials having different etch properties than dielectric underlayers 12 and 8. Hard
`mask layers 66 and 70 may be formed from the same material, but preferably one different from that
`of hard mask layer 68. For example, lower hard mask layer 66 might be formed from a 20 nm
`thickness of Si3N4, middle hard mask layer 68 might be formed from a 50 nm thickness of SiO2,
`and upper hard mask layer 70 might be formed from a 40 nm thickness of SiO2. Other suitable
`
`_ -erably
`
`-
`. .structure
`'_$
`
`_ °
`
`= :
`
`Page 15 of 29
`
`
`
`hard mask materials may include SiO2-based materials, other oxides, nitrides other than Si3N4,
`carbon-based dielectrics, and polycrystalline silicon, and amorphous hydrogenated silicon.
`
`A first resist layer 72, patterned with a first (wiring level) pattern, is formed on layer 70 to form
`the structure of Fig. 6B. If resist layer 72 is misaligned, rework at this stage presents no problem.
`The pattern of resist layer 72 is transferred into upper hard mask layer 70 by an etching process.
`Said etching process might preferably be selective with respect to hard mask layer 68, but it may
`be nonselective as well. Patterned resist layer 72 is then removed by a process such as ashing to
`form the structure of Fig. 6C.
`
`A second resist layer 74, patterned with a second (via level) pattern, is then formed on the
`structure of Fig. 6C to produce the structure of Fig. 6D. Again, resist rework at this stage presents
`no problem. The pattern of resist layer 74 is then transferred into middle hard mask layer 68 by an
`etching process. Said etching process is preferably selective with respect to hard mask layer 66, for
`example, a selective oxide to nitride etch for the preferred hard mask layer materials cited above.
`Patterned resist layer 74 is then removed by a process such as ashing to form the structure of Fig.
`6E. The via pattern of patterned hard mask layer 68 is then transferred to bottom hard mask layer
`66 by an etching process that may be selective or nonselective to produce the completed, resist-free
`trilayer dual pattern hard mask of Fig. 6F, comprising patterned hard mask layers 66, 68, and 70.
`
`The via level pattern is then transferred into dielectric 12 by an etching process such as reactive
`ion et