`
`
`
`
`
` UNITED STATES PATENT AND TRADEMARK OFFICE
`____________
`
`BEFORE THE PATENT TRIAL AND APPEAL BOARD
`____________
`
`APPLE, INC.,
`Petitioner,
`
`v.
`
`PARTHENON UNIFIED MEMORY ARCHITECTURE LLC,
`Patent Owner.
`____________
`
`Case IPR2016-01135
`Patent 5,812,789
`____________
`
`Declaration of Mitchell A. Thornton, Ph. D., P.E.
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 1 of 44
`
`
`
`I.
`
`Introduction
`
`1.
`
`I am over the age of eighteen (18) and otherwise competent to make
`
`this declaration.
`
`2. My name is Mitchell Aaron Thornton. I am offering this declaration
`
`in the matter listed above on behalf of Parthenon Unified Memory Architecture
`
`LLC and at the behest of their attorneys Ahmad, Zavitsanos, Anaipakos, Alavi &
`
`Mensing P.C. I am being compensated at my usual rate and my compensation is
`
`not dependent on any opinions that I may take in this matter, any testimony, or any
`
`intermediate or final resolution in the matter.
`
`3.
`
`I understand that the Board has issued an institution Decision in the
`
`above-captioned IPR concluding that the Petitioner has established a reasonable
`
`likelihood of success with respect to the following grounds (collectively “Instituted
`
`Grounds”):
`
`a. Obviousness of claims 1–5 and 12–14 over Bowes, TMS, and
`
`Thomas;
`
`b. Obviousness of claims 6 and 8 over Bowes, TMS, Thomas, and Gove;
`
`c. Obviousness of claim 7 over Bowes, TMS, Thomas, and Ran; and
`
`d. Obviousness of claim 11 over Bowes, TMS, Thomas, and Celi.
`
`4.
`
`This declaration is directed to an analysis of these Instituted Grounds.
`
`II. My Background and Qualifications
`
`1
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 2 of 44
`
`
`
`5.
`
`I earned a Bachelor of Science degree in Electrical Engineering from
`
`Oklahoma State University in 1985. In 1990, I earned a Masters of Science degree
`
`in Electrical Engineering from the University of Texas at Arlington. In 1993, I
`
`earned a Masters of Science degree in Computer Science from Southern Methodist
`
`University. I earned a Ph.D. in Computer Engineering from Southern Methodist
`
`University in 1995. I am a Licensed Professional Engineer in the states of Texas,
`
`Mississippi, and Arkansas. I also hold a Commercial General Radiotelephone
`
`Operator License (GROL) with Ship Radar endorsement issued by the Federal
`
`Communications Commission (FCC).
`
`6.
`
`I am currently the Acting Chair of the Department of Computer
`
`Science and Engineering at Southern Methodist University. My academic rank is
`
`Cecil H. Green Chair of Engineering and Professor in the Department of Computer
`
`Science and Engineering and in the Department of Electrical Engineering at
`
`Southern Methodist University. Prior to 2002, I served as a faculty member at
`
`Mississippi State University in the Department of Electrical and Computer
`
`Engineering from 1999 through 2002. I served as a faculty member at the
`
`University of Arkansas from 1995 through 1999 in the Department of Computer
`
`Systems Engineering. In my university positions, my responsibilities are research,
`
`teaching, and providing service in my profession. My teaching and research area of
`
`2
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 3 of 44
`
`
`
`expertise is generally in the area of computer engineering where I specialize in
`
`hardware design for information processing systems.
`
`7.
`
`In addition to my academic rank of professor, I am also the Research
`
`Director of the Darwin Deason Institute for Cyber Security at Southern Methodist
`
`University. The Institute mission is to advance the science, policy, application and
`
`education of cyber security through basic and problem-driven, interdisciplinary
`
`research. As Research Director, I am responsible for the coordination and oversight
`
`of all research projects within the auspices of this multi-million dollar endowed
`
`research Institute that is comprised of several principal investigators and their
`
`associated research teams. In this role, I am routinely involved with several
`
`different state-of-the-art projects regarding the technical aspects of information
`
`processing system processes, methods, software, and hardware.
`
`8.
`
`Prior to my academic career, I was employed in the commercial sector
`
`as an engineer. I was employed full-time at E-Systems, Inc. (now L3
`
`Communications) in Greenville, Texas from 1986 through 1991 and resigned from
`
`my position as Senior Electronic Systems Engineer in 1991 to pursue full-time
`
`graduate studies in Computer Science and Computer Engineering. My duties at E-
`
`Systems involved the design, analysis, implementation, and test of a variety of
`
`different electronic systems including various information processing systems
`
`centered around signal processing, data transmission and processing, and
`
`3
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 4 of 44
`
`
`
`communications systems. The communications systems I was involved with
`
`processed a variety of different types of signals including data, audio, and video
`
`systems. These systems were comprised of components such as receivers,
`
`transmitters, computers, and special purpose circuitry.
`
`9.
`
`During the time I was in graduate school pursuing the Ph.D. degree, I
`
`also worked part-time and full-time during the summer of 1992 at a commercial
`
`integrated circuit (IC) design company named the Cyrix Corporation. At Cyrix, I
`
`was a member of a design team that ultimately produced a microprocessor that is
`
`compatible with the Intel Pentium. My duties included the design of the bus
`
`controller and memory interface circuitry for this IC.
`
`10. My practice and research covers a range of topics centered around
`
`hardware design and analysis including secure circuit and embedded system
`
`design, electronic design automation (EDA) methods, and algorithms for quantum,
`
`classical digital systems, and large systems design. I have also maintained an
`
`independent professional engineering practice since 1993 as a sole proprietor that
`
`is a registered engineering firm in the state of Texas.
`
`11.
`
`I am a named inventor on four (4) issued patents and two (2) patent
`
`applications under consideration at the USPTO. I have authored or coauthored over
`
`200 scholarly publications in the fields of electrical engineering and computer
`
`4
`
`science.
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 5 of 44
`
`
`
`12. My curriculum vitae and testimony list are included in Appendix A to
`
`this declaration, which more fully sets forth my qualifications.
`
`III. Documents Considered
`
`13.
`
`In addition to my knowledge and experience, I have reviewed and
`
`relied upon the following materials in performing my analysis:
`
`• The `789 Patent (and the publications incorporated by reference therein)
`
`and its file history;
`
`• Petition for Inter Partes Review of U.S. Patent No. 5,812,789 including
`
`all the exhibits [IPR2016-01135];
`
`• Patent Owner’s Preliminary Response in IPR2016-01135
`
`• Decision on Institution in IPR2016-01135;
`
`• Declaration of Robert Colwell, Ph.D [Ex. 1003] (“Colwell Decl.”);
`
`• U.S. Patent No. 5,546,547 to Bowes [Ex. 1005] (“Bowes”);
`
`• U.S. Patent No. 5,001,625 to Thomas et al. [Ex. 1007] (“Thomas”)
`
`• Deposition testimony of Robert Colwell, Ph.D dated February 27, 2017
`
`(“Colwell Depo.”).
`
`IV. Summary of Opinions
`
`14. As detailed below, it is my opinion that the challenged independent
`
`claim is not obvious in view of Bowes, TMS, and Thomas and that the challenged
`
`dependent claims are also not obvious for at least the same reasons.
`5
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 6 of 44
`
`
`
`V. Legal Standards
`
`15.
`
`I am not an attorney or patent agent, and thus, I have relied upon
`
`certain legal factors that have been explained to me. Some of these, which form the
`
`legal framework for the opinions I am providing, are summarized below.
`
`16.
`
`I understand that claims are to be interpreted from the perspective of
`
`one of ordinary skill in the art. I understand that in determining the level of
`
`ordinary skill in the art, the following factors may be considered: (1) the
`
`educational level of the inventor; (2) type of problems encountered in the art; (3)
`
`prior art solutions to those problems; (4) rapidity with which innovations are made;
`
`(5) sophistication of the technology; and (6) educational level of active workers in
`
`the field.
`
`17.
`
`I understand from reading the Board’s decision that in this inter partes
`
`review, claim terms are to be given their broadest reasonable construction in light
`
`of the patent specification. I also understand that claim terms are presumed to be
`
`given their ordinary and customary meaning as would be understood by one of
`
`ordinary skill in the art. Furthermore, I understand that an inventor may provide a
`
`contrary definition of a term in the specification, if it is done with reasonable
`
`clarity, deliberateness, and precision. I also understand that care must be taken not
`
`to read a particular embodiment appearing in the specification into the claim if the
`
`claim language is broader than the embodiment.
`
`6
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 7 of 44
`
`
`
`18.
`
`I understand that a claim may be invalid as anticipated or as being
`
`obvious.
`
`19.
`
`I understand that a claim is not patentable and is anticipated if a single
`
`prior art reference discloses each and every element recited in the claim, expressly
`
`or inherently, such that a person of ordinary skill in the art could practice the
`
`disclosed embodiment without undue experimentation. I also understand that the
`
`claim elements must be arranged in the reference in the same way as in the claim.
`
`20.
`
`I understand that an element is inherent in a reference if one of
`
`ordinary skill in the art would understand that the reference makes clear that the
`
`element, while not expressly disclosed, is necessarily present in the reference.
`
`Inherency, however, may not be established by probabilities or possibilities.
`
`21.
`
`I understand that the obviousness standard is defined in the patent
`
`statute (35 U.S.C. § 103(a)). I also understand that a claim is not patentable and is
`
`obvious if the differences between a claim and the prior art are such that the
`
`claimed subject matter as a whole would have been obvious to a person having
`
`ordinary skill in the art at the time the invention was made. I understand that this
`
`inquiry involves examination of number of factors including: (1) determining the
`
`scope and content of the prior art; (2) ascertaining the differences between the
`
`claim and the prior art; (3) resolving the level of ordinary skill in the prior art; and
`
`(4) considering any secondary or objective evidence of non-obviousness. I
`
`7
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 8 of 44
`
`
`
`understand that secondary or objective evidence of non-obviousness include
`
`factors such as commercial success, long felt need for the invention, and failure of
`
`others.
`
`22.
`
`I understand that an obviousness analysis involves comparing a claim
`
`to the prior art to determine whether the claimed invention would have been
`
`obvious to a Person of Ordinary Skill in the Art (“POSA”) in view of the prior art,
`
`and in light of the general knowledge in the art. I also understand when a POSA
`
`would have reached the claimed invention through routine experimentation, the
`
`invention may be deemed obvious.
`
`23.
`
`I also understand that obviousness can be established by combining or
`
`modifying the teachings of the prior art to achieve the claimed invention. It is also
`
`my understanding that where there is a reason to modify or combine the prior art to
`
`achieve the claimed invention, there must also be a reasonable expectation of
`
`success in so doing. I understand that the reason to combine prior art references
`
`can come from a variety of sources, not just the prior art itself or the specific
`
`problem the patentee was trying to solve. And I understand that the references
`
`themselves need not provide a specific hint or suggestion of the alteration needed
`
`to arrive at the claimed invention; the analysis may include recourse to logic,
`
`judgment, and common sense available to a person of ordinary skill that does not
`
`necessarily require explication in any reference. Finally, it is my understanding that
`
`8
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 9 of 44
`
`
`
`obviousness can be established by choosing from a finite number of identified,
`
`predictable solutions, with a reasonable expectation of success.
`
`24.
`
`I further understand that a patent composed of several elements is not
`
`proved obvious merely by demonstrating that each of its elements was,
`
`independently, known in the prior art. I further understand that a showing of a
`
`suggestion, teaching, or motivation to combine the prior art references is an
`
`essential evidentiary component of an obviousness conclusion. I further understand
`
`that a claim is not obvious if the references relied upon in a proposed combination
`
`teach away from the claimed combination in a way that would deter any
`
`investigation into such a combination. For instance, it is my understanding that a
`
`reference teaches way from a combination when using it in that combination would
`
`produce an inoperative result.
`
`VI. Level of Ordinary Skill in the Art
`
`25.
`
`In formulating my opinions, I have also considered the viewpoint of a
`
`person of ordinary skill in the art (“POSA”) at the time of the filing of the `789
`
`Patent.
`
`26.
`
`I understand that Dr. Colwell has opined that a person of ordinary
`
`skill in the art as of the effective filing date of the `789 Patent would have held a
`
`Bachelor of Science degree (or higher degree) in an academic area emphasizing
`
`9
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 10 of 44
`
`
`
`electrical or computer engineering and had three years of relevant industry
`
`experience. [Ex 1003, at ¶ 20.]
`
`27. Based upon my knowledge of this field, I conclude that a person of
`
`ordinary skill in this art at the time of the filing of the `789 Patent, and for that
`
`matter, at all subsequent times through the present, would have held at least a
`
`Bachelor’s degree in electrical engineering, computer engineering, or an equivalent
`
`degree in a related discipline from an accredited institution of higher learning and
`
`at least two to three years’ experience in signal and/or image processing and
`
`computer architecture at both the systems and micro-architecture level. In lieu of
`
`two to three years of experience, a person of ordinary skill in the art may hold, in
`
`addition to a Bachelor’s degree as described above, a Master’s or other graduate
`
`degree in electrical or computer engineering with a focus in computer architecture
`
`and signal and/or image processing with one year of relevant experience.
`
`28. My analysis was performed from the perspective of such a person. If
`
`I were to apply the level of ordinary skill as proffered by Dr. Colwell in his
`
`declaration, my analysis and conclusions would remain unchanged.
`
`VII. State of the Prior Art and the `789 Patent
`
`29. The computer memory storage requirements of a digital representation
`
`of an uncompressed image is dependent on its resolution, color depth, and size in
`
`pixels. Video files are comprised of sequences of images that are further enhanced
`
`10
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 11 of 44
`
`
`
`with a corresponding audio track to accompany them. As a result, a video file
`
`quickly becomes large in size. The transmission of uncompressed video files is
`
`prohibitively expensive.
`
`30. Accordingly, video files are typically compressed at a transmitting
`
`device. The compressed file is then transmitted to a receiving device where it is
`
`decompressed. To that end, an encoder at the transmitter compresses the video file
`
`and a decoder decompresses the file received at the receiver in order to retrieve a
`
`facsimile of the original video and audio data. In order to ensure compatibility
`
`between devices, a number of standards for encoding and decoding video files
`
`were developed. One of those standards was developed by the Motion Picture
`
`Experts Group (“MPEG”) and has been adopted as a standard for the
`
`communication of video.
`
`31.
`
`If a decoder does not operate in real time, the decoded video being
`
`displayed would stop periodically between images until the decoder can access the
`
`memory and process the subsequent image frame. Moreover, when using a
`
`temporal (intercompression) technique such as the MPEG Standard, some of the
`
`images are decoded based on previous images and some based on previous and
`
`subsequent images. Accordingly, dropping an image on which the decoding of
`
`other images depends is unacceptable as it can result in poor or unrecognizable
`
`decoded images. Therefore, it is typically the case that a decoder requires its own
`
`11
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 12 of 44
`
`
`
`dedicated memory. For instance, traditional MPEG decoders require a 2 Mbyte
`
`dedicated memory that is utilized during the decoding process. This dedicated
`
`memory is necessary to allow the decoder to decode images in real-time without
`
`dropping frames that would result in a deterioration of the video quality at the
`
`receiver.
`
`32.
`
`It is generally desirable to reduce the die area of an integrated circuit
`
`device for a given functionality. Such a reduction allows for an increase in the
`
`number of the die that can be manufactured on a silicon wafer having a given size.
`
`For example, a video decoder die would be reduced in size if it did not include a
`
`dedicated memory circuit. Moreover, such a dedicated memory of a decoder may
`
`remain unused when an image is not being decoded which is inefficient.
`
`Accordingly, it is desirable to permit the decoder to share the main memory of the
`
`system with other system components.
`
`33. To that end, the `789 Patent is generally directed to sharing both a
`
`memory interface and a memory between a video and/or audio decoder and
`
`another device contained in an electronic system. [`789 Pat. [Ex. 1001],
`
`Abstract; 4:12-22; 4:30-34; 4:40-48; independent claim 1]. Accordingly, the
`
`electronic system includes a first device that requires access to the memory and
`
`a decoder that requires access to the memory sufficient to maintain real time
`
`operation. Id. at claim 1. A memory interface is coupled to the memory, the first
`12
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 13 of 44
`
`
`
`device and the decoder. Id. The memory interface includes an arbiter for
`
`selectively providing access for the first device and the decoder to the memory.
`
`Id. A shared bus is coupled to the memory, the first device and the decoder. Id.
`
`The shared bus has sufficient bandwidth to enable the decoder to access the
`
`memory and operate in real time when the first device simultaneously accesses
`
`the shared bus. Id.
`
`34. A video decoder only requires access to memory during its operation.
`
`In accordance with the implementation of the `789 Patent, other devices such as a
`
`first device may have exclusive access to a shared memory when the decoder is not
`
`operating. In such instances, the first device can use the entire bandwidth of the
`
`fast bus to support memory accesses.
`
`35. The fast bus (70) of the `789 Patent has a bandwidth that is at least
`
`twice the required bandwidth to support the memory accesses needed to support
`
`real time video decoding. [`789 Pat., 6:67-7:2]. Accordingly, the video decoder
`
`will typically be using less than 40% of the bandwidth of the fast bus (70) during
`
`decoding. [`789 Pat., 7:18-20]. This frees up the remaining bandwidth to be used
`
`by other devices such as a first device during the decoder operation. [`789 Pat.,
`
`7:20-22]. Because the decoder does not use the entire available bandwidth of the
`
`fast bus (70) during real time decoding, the remaining bus bandwidth may be used
`
`13
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 14 of 44
`
`
`
`by other devices, such as a first device, simultaneously while real time decoding is
`
`occurring. [`789 Pat., 7:5-15].
`
`VIII. Claim Construction
`36.
`I understand that the Board has construed the term “decoder” to mean
`
`“hardware and/or software that translates data streams into video or audio
`
`information.” (Institution Decision, Paper 7, at 11).
`
`37.
`
`I understand that the Board has construed the term “encoder” to mean
`
`“hardware and/or software that translates video and audio information into data
`
`streams.” (Institution Decision, Paper 7, at 13).
`
`38.
`
`I have used the Board’s construction of the terms “decoder” and
`
`“encoder” in performing my analysis. I have used the plain and ordinary meaning
`
`of the remaining claim terms when performing my analysis.
`
`IX. Analysis of Instituted Grounds
`
`A. Claim 1
`
`1) Bowes, TMS, and Thomas fail to disclose or render obvious “the bus
`having a sufficient bandwidth to enable the decoder to access the
`memory and operate
`in real
`time when
`the
`first device
`simultaneously accesses the bus”
`
`39. Dr. Colwell does not contend that TMS discloses or renders obvious
`
`this limitation. I agree that TMS does not disclose or render obvious this
`
`14
`
`limitation.
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 15 of 44
`
`
`
`40.
`
`It is unclear whether Dr. Colwell contends that Bowes discloses the
`
`“when the first device simultaneously accesses the bus” portion of this limitation.
`
`In any event, Bowes does not disclose this portion of the limitation. Bowes never
`
`discloses the CPU using the bus at the same time that the DSP is performing real-
`
`time decoding. Indeed, Dr. Colwell has not provided any analysis to support a
`
`conclusion that Bowes discloses this portion of the limitation.
`
`41. Dr. Colwell contends that the combination of Bowes with Thomas
`
`renders the “when the first device simultaneously accesses the bus” portion of this
`
`limitation obvious. [Ex. 1003 at 55–56.] I disagree. A POSA would not be
`
`motivated to combine Bowes with Thomas for the reasons described below.
`
`42. The DSP of Bowes requires an extraordinarily large amount of bus
`
`bandwidth. [See Ex. 1005 at 1:51–53 (“[A] DSP requires a large amount of
`
`bandwidth to memory for processing the sheer volume of data required to
`
`effectuate real-time computing.”); 2:25–26 (“the high bandwidth required for real-
`
`time processing by a DSP”); 3:21–23 (“The arbitration scheme is tuned to
`
`maximize accessibility of the memory bus to the DSP which has by far the greatest
`
`bandwidth requirements.”); 6:35–38 (“Many of these functions are real-time
`
`operation and require a tremendous amount of the memory bus bandwidth between
`
`the DSP and the DRAM of the main memory subsystem 14.”); 7:31–32 (“In
`
`addition to the DSP’s huge requirement for bandwidth on the memory bus . . . .”)]
`
`15
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 16 of 44
`
`
`
`As a result, the Bowes system is “optimized” to support the DSP and make sure
`
`that it has the bus bandwidth it needs to perform real-time operations. [See Ex.
`
`1005 at 8:40–42 (“Because the DSP has the largest bus bandwidth requirement, the
`
`system is optimized to meet its need and support its real-time operations.”)]
`
`43. Combining Bowes with Thomas to meet this limitation would not
`
`support the DSP’s real-time operations because the combined system would
`
`effectively halve the bus bandwidth available to the DSP. To meet this limitation,
`
`the DSP in a combined Bowes/Thomas system must be able to use the bus to
`
`operate in real-time while the CPU is using the bus at the same time. Given the
`
`teachings of Thomas, this means that the DSP and CPU will each be using, at
`
`most, only half of the available bus bandwidth. For example, Thomas teaches bus
`
`units that request “system bus access to perform a full bus transfer or a half bus
`
`transfer.” [Ex. 1007 at 15:43–44.] The “simultaneous data return” described by
`
`Thomas occurs only when the cache memory requests a half bus transfer (as
`
`opposed to a full bus transfer), which allows the main memory to use the other half
`
`of the bus. [See Ex. 1007 at 15:50–16:2.] Therefore, the DSP in a combined
`
`Bowes/Thomas system will be limited to half the bandwidth that it would
`
`otherwise have in the original Bowes system.
`
`16
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 17 of 44
`
`
`
`44.
`
`I note that Dr. Colwell agrees with my analysis of Thomas. For
`
`example, Dr. Colwell agrees that Thomas’ bus can support simultaneous bus
`
`transactions only when both of the transactions are half bus transfers:
`
`(cid:1)
`[Colwell Depo. at 17:2–6.] Dr. Colwell further agrees that the bus units in Thomas
`
`can use, at most, only half of the peak bus bandwidth when engaged in a
`
`simultaneous bus transaction:
`
`17
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 18 of 44
`
`
`
`
`
`[Colwell Depo. at 15:3–21.]
`
`45. A POSA would not be motivated to reduce the Bowes DSP’s
`
`available bus bandwidth by 50% (or more) when the DSP requires a “tremendous”
`
`amount of bandwidth, especially when the entire system should be optimized to
`
`guarantee that the DSP has sufficient bandwidth. Combining Bowes with Thomas
`
`18
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 19 of 44
`
`
`
`would not support the DSP’s real-time operations; it would achieve the exact
`
`opposite result. Accordingly, a POSA would not be motivated to combine Bowes
`
`with Thomas.
`
`B. Claims 2–5 and 12–14
`
`46.
`
` It my understanding that claims 2–5 and 12–14 depend on
`
`independent claim 1. As discussed above, Bowes, TMS, and Thomas do not
`
`render independent claim 1 obvious. Therefore, it is my opinion that claims 2–5
`
`and 12–14 are not obvious at least for the same reasons.
`
`C. Claims 6 and 8
`
`47.
`
` It my understanding that claims 6 and 8 depend on independent claim
`
`1. As discussed above, Bowes, TMS, and Thomas do not render independent
`
`claim 1 obvious. Therefore, it is my opinion that claims 6 and 8 are not obvious at
`
`least for the same reasons.
`
`D. Claim 7
`
`48.
`
`It my understanding that claim 7 depends on independent claim 1. As
`
`discussed above, Bowes, TMS, and Thomas do not render independent claim 1
`
`obvious. Therefore, it is my opinion that claim 7 is not obvious at least for the
`
`19
`
`same reasons.
`
`E. Claim 11
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 20 of 44
`
`
`
`49.
`
`It my understanding that claim 11 depends on independent claim 1.
`
`As discussed above, Bowes, TMS, and Thomas do not render independent claim 1
`
`obvious. Therefore, it is my opinion that claim 11 is not obvious at least for the
`
`same reasons.
`
`X. Conclusion
`
`50. For the reasons discussed above, it is my opinion that claims 1–5 and
`
`12–14 are not obvious over Bowes, TMS, and Thomas; claims 6 and 8 are not
`
`obvious over Bowes, TMS, Thomas, and Gove; claim 7 is not obvious over Bowes,
`
`TMS, Thomas, and Ran; and claim 11 is not obvious over Bowes, TMS, Thomas,
`
`and Celi.
`
`51.
`
`I reserve the right to amend or supplement this declaration based on,
`
`among other things, new evidence presented and/or new positions set forth by the
`
`Petitioners or on their behalf, including but not limited to additional materials
`
`provided to me for analysis in regard to the Petition.
`
`52.
`
`I, Mitchell A. Thornton, do hereby declare and state, that all
`
`statements made herein of my own knowledge are true and that all statements
`
`made on information and belief are believed to be true; and further that these
`
`statements were made with the knowledge that willful false statements and the like
`
`so made are punishable by fine or imprisonment, under Section 1001 of Title 18 of
`
`20
`
`the United States Code.
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 21 of 44
`
`
`
`__________________________
`
`Mitchell A. Thornton
`
`
`
`Executed on: __March 9, 2017__
`
`
`
`
`
`
`21
`
`(cid:1)(cid:1)
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 22 of 44
`
`
`
`APPENDIX A
`
`APPENDIX A
`
`PUMA Exhibit 2011
`
`APPLE v. PUMA, lPR2016-01135
`
`Page 23 of 44
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 23 of 44
`
`
`
`
`
`
`
`
`
`
`
`Mitchell Aaron Thornton
`10118 Woodlake Drive
`Dallas, Texas 75243
`mitcht@ieee.org
`
`EDUCATION
`• Ph.D., computer engineering, Southern Methodist University, Dallas, Texas (1995)
`• M.S., computer science, Southern Methodist University, Dallas, Texas (1993)
`• M.S., electrical engineering, University of Texas at Arlington, Arlington, Texas (1990)
`• B.S., electrical engineering, Oklahoma State University, Stillwater, Oklahoma (1985)
`
`
`LICENSES AND CERTIFICATIONS
`• Licensed Professional Engineer: Texas (70202), Mississippi (14477), and Arkansas (9255)
`• Registered Engineering Firm in State of Texas: Mitchell A Thornton, PE; F-6940
`• FCC Licenses: Commercial General Radiotelephone Operator License (GROL) with ship radar
`endorsement, call sign PG00028247; Amateur Radio Operator, Extra Class License, call sign
`KE5CDJ; General Mobile Radio License, call sign WQBX350
`• Electronic Technician diploma, graduate of two-year technical electronics program in the Tulsa
`area Vocational Technical School (1981)
`
`•
`
`•
`
`•
`
`•
`
`•
`
`•
`
`•
`
`•
`•
`
`•
`
`
`EMPLOYMENT
`•
`2017-present, Acting Chair, Dept. of Computer Science and Engineering, Southern Methodist
`University
`2002-present: Cecil H. Green Chair of Engineering, (since Feb. 2015), Professor (Sept. 2006 –
`Jan. 2015), Associate Professor (2002-2006), Department of Computer Science and Engineering,
`and by courtesy, Department of Electrical Engineering, Southern Methodist University.
`Appointed with tenure in August 2002.
`2017-present: Research Director, Darwin Deason Institute for Cyber Security, Southern Methodist
`University.
`2015-2016: Interim Associate Director, Darwin Deason Institute for Cyber Security, Southern
`Methodist University.
`2014-2016: Technical Director, Darwin Deason Institute for Cyber Security, Southern Methodist
`University.
`1999-2002: Associate Professor, Department of Electrical and Computer Engineering, Mississippi
`State University, awarded tenure in May 2001.
`1995 to 1999: Associate Professor (1999), Assistant Professor (1995-99), Department of
`Computer Systems Engineering, and by courtesy, the Department of Electrical Engineering and
`the Department of Computer Science, University of Arkansas, awarded tenure in May 1999.
`1991 to 1995: Teaching Assistant (1991-93), Research Assistant (U.S. Superconducting
`Supercollider laboratories & NSF) (1993-95), Department of Computer Science and Engineering,
`Southern Methodist University
`1992: Design Engineer, Cyrix Corporation (full-time in summer, part time in Fall’92/1993)
`1986-1991: Sr. Electronic Systems Engineer (1990-91), Electronics Systems Engineer (1987-90),
`Engineer Analyst (1985-87), E-Systems, Inc, (now L-3 Communications Systems)
`1982-1984: Research Technician, Amoco Research Center (full-time in summers)
`
`
`RESEARCH INTERESTS
`
`EDA/CAD methods and algorithms for quantum, classical digital systems, and large systems
`design including synthesis, verification, asynchronous, security, and disaster and fault tolerant
`circuit techniques. Emphasis on modeling and method development for information technology
`hardware/software, security design/verification, and the mathematical basis of conventional,
`asynchronous, reversible, and quantum logic. Practice areas include computer architecture,
`
`PUMA Exhibit 2011
`APPLE v. PUMA, IPR2016-01135
`Page 24 of 44
`
`
`
`peripheral design, embedded systems, and ASIC/FPGA design and implementation. Hardware,
`software, and firmware design and analysis. Deep familiarity with standards, various high-level
`software languages, numerous assemblers, EDA/CAD tools, and hardware description languages
`(both Verilog and VHDL).
`
`•
`
`•
`
`•
`
`•
`
`•
`
`
`FUNDED RESEARCH
`•
`(PI) Design and Implementation of OBDD Variable Ordering/Reordering Methods, National
`Science Foundation, 10/01/96 – 09/30/00, NSF/CISE/CCR/DA-9633085, $105,518.
`(PI) Design and Simulation of a Processing Element Node for a Decoupled Multi-Threaded
`Computer, Arkansas Science and Technology Authority, 10/01/96 - 09/30/97, 97-B-12, $34,133.
`(PI) Infrastructure and Faculty Fell