`Serial No. 12/405,240
`
`
`
`
`
`
`IN THE UNITED STATES PATENT AND TRADEMARK OFFICE
`
`
`
`
`
`
`
`
`
`
`APPLICANT:
`
`
`
`
`
`Glenn J. Leedy
`
`
`
`
`CONFIRMATION NO.:
`
`
`
`3222
`
`
`
`
`SERIAL NO.:
`
`
`
`FILING DATE:
`
`
`
`
`l2/405,240
`
`
`
`03-17-2009
`
`
`
`TITLE:
`
`
`
`
`
`
`Three dimensional structure mcmory
`
`
`
`EXAMINER:
`
`
`
`
`CHIU, TSZ K
`
`
`
`ART UNIT:
`
`
`
`
`2822
`
`
`
`Mail Stop Appeal Brief - Patents
`
`
`
`Commissioner for Patents
`
`
`
`P.O. Box 1450
`
`
`
`Alexandria, VA 22313-1450
`
`
`
`
`
`
`
`APPEAL BRIEF
`
`
`
`
`Dear Sir:
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`This paper is in support of a Notice of Appeal filed 04-05-2013, of the Office Action
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`dated December 5, 2012, to the Board of Patent Appeals and Interferences.
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 1 of 22
`
`
`
`TABLE OF CONTENTS
`
`
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Real Party in Interest
`
`
`
`
`
`
`
`
`Related Appeals and Interferences
`
`
`
`
`
`
`
`Status of Claims
`
`
`
`
`
`Status of Amendments
`
`
`
`
`
`
`
`
`
`
`
`Summary of Claimed Subject Matter
`
`
`
`
`
`
`
`
`
`
`
`
`Grounds of Rejection to be Reviewed on Appeal
`
`
`
`
`
`Argument
`
`
`
`
`
`
`Claims Appendix
`
`
`
`
`
`
`Evidence Appendix
`
`
`
`
`
`
`
`Related Proceedings Appendix
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 2 of 22
`
`
`
`REAL PARTY IN INTEREST
`
`
`
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`
`
`Glenn J. Leedy.
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 3 of 22
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`RELATED APPEALS AND INTERFERENCES
`
`
`
`
`
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 4 of 22
`
`
`
`STATUS OF CLAIMS
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Claims 1-21 have been finally rejected and are on appeal.
`
`
`
`Serial No.
`
`
`
`
`PATENT
`l2/405,240
`
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 5 of 22
`
`
`
`STATUS OF AMENDMENTS
`
`
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`A11 amendments have been entered. No Response After Final has been submitted.
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 6 of 22
`
`
`
`SUMMARY OF CLAIMED SUBJECT MATTER
`
`
`
`
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`The invention relates to stacked integrated circuits. Multiple substantially flcxiblc
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`integrated circuits having topside and bottom—side surfaces are stacked in relation to one another,
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`wherein at least one of the substantially flexible integrated circuits comprises a substantially
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`flexible semiconductor substrate made frorn a semiconductor wafer thinned by at least one Of
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`abrasion, eteliing and parting to expose a surface, and subsequently polislling the exposed
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`surface to forrn a polished surface. Interconnections electrically connect the plurality of
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`substantially flexible integrated circuits, wherein the interconnections are formed only on the topside
`and bottomside surfaces.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`The following correspondence between the elements of claim 1 and the specification is
`
`
`
`
`
`
`
`
`illustrative and is provided for convenience:
`
`
`
`
`
`
`
`ELEMENT
`
`
`
`
`
`1. A stacked integrated circuit
`
`comprising:
`
`
`
`a plurality of substantially
`
`
`flexible integrated circuits
`
`
`
`having topside and
`
`
`bottom—side surfaces, wherein
`
`
`
`
`said integrated circuits are
`stacked in relation to
`
`
`
`
`
`
`one another,
`
`
`
`
`FIGURE(S)
`
`
`
`103a, FIG. 1b
`
`
`
`SPECIFICATION
`
`
`
`
`Page 6, lines 12-21
`
`
`
`
`
`
`
`wherein at least one of the
`
`
`
`
`
`
`
`substantially flexible
`
`
`
`integrated circuits comprises a
`
`
`substantially flexible
`semiconductor substrate made
`
`
`from a semiconductor‘ wafer
`
`
`
`
`
`
`
`
`
`
`thinned by at least one of
`
`
`
`abrasion, eteliing and parting
`
`
`
`
`to expose a surface, and
`
`
`subsequently polishing the
`
`
`
`
`
`exposed surface to form a
`
`
`
`polished surface; and
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Page 14, line 26 to page 18,
`
`
`
`
`line 14. Note especially page
`
`
`
`15, lines 4-6.
`
`
`
`
`
`
`
`
`Figs. 2a, 2b, 2c, and 5
`
`
`
`
`
`
`Page 12, lines 17-28
`
`
`
`
`
`
`interconnections electrically
`
`
`
`
`connecting the plurality of
`
`substantially
`
`
`
`flexible integrated circuits,
`wherein the interconnections
`
`
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 7 of 22
`
`
`
`
`
`
`
`
`are formed only on said
`surfaccs.
`
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 8 of 22
`
`
`
`GROUNDS OF REJECTION TO BE REVIEWED ON APPEAL
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Whether claims 1-21 are unpatentable over Leedy in View of Lin.
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 9 of 22
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`ARGUMENT
`
`
`
`
`
`
`
`The rejection states in part:
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`[L]eedy did not teaches (sic) wherein at least one of the first layer of material and
`
`
`
`
`
`
`
`
`the second layer of material is substantially flexible.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Lin discloses wherein at least one of the first layer of material and the second
`
`
`
`
`
`
`
`
`
`
`layer of material is substantially flexible. (column 2, lines 23-26).
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Therefore, it would have been obvious at the time the invention was made to a
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`person having ordinary skill in the art to include only a flexible circuit since the
`
`
`
`
`
`
`
`
`
`
`
`
`
`flexible circuit will be improved in an integrated circuit design that will permit the
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`IC device to have very large pin or connection counts, but remain flexible over its
`
`
`
`
`
`
`
`
`
`
`
`body to withstand lateral mechanical displacement due to thermal or physical
`causes.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Whereas Leedy relates to stacked integrated circuits, Lin relates to flexible printed circuit
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`boards, or “flex circuits.” In the case of stacked integrated circuits, the substrate is a
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`semiconductor substrate. In the case of flex circuits, the substrate is plastic. Semiconductor
`
`
`
`
`
`
`
`
`
`
`
`
`
`material can withstand high temperatures used in semiconductor processing, for example
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`temperatures of 1200 degrees C or more. Plastic cannot withstand anything close to such
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`temperatures; plastic can withstand temperatures of at most a few hundred degrees C.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`As illustrated in FIG. 2 and FIG. 3 of Lin, Lin provides an intermediate structure that
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`allows an integrated circuit to be wire bonded to a flex circuit 20, with the flex circuit 20 in turn
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`being surface mounted to another flex circuit 58 of a larger assembly. Thermal stresses arising
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`during operation of the IC may therefore be absorbed in the intermediate structure without
`
`
`
`
`
`
`
`affecting the surface mount bonds.
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 10 of 22
`
`
`
`Serial No.
`
`
`
`
`PATENT
`l2/405,240
`
`
`
`
`
`
`
`
`
`
`
`
`The Proposed Combination Fails to Arrive at Claimed Features
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`A stacked integrated circuit like that of Leedy could be mounted to a flex circuit using the
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`technique of Lin. However, since Lin fails to teach or suggest a substantially flexible
`
`
`
`
`
`
`
`
`
`
`
`
`
`semiconductor substrate made from a semiconductor wafer, the combination would still fail to
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`teach or suggest the features of claimed invention. As noted above, the substantially flexible
`
`
`
`
`
`
`
`
`
`
`
`
`substrate in Lin is a plastic (i.e., polyimide) substrate, not a semiconductor substrate.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`It should be noted that Lin teaches nothing about the manufacture of the [C itself; Lin
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`concerns itself solely with IC packaging offinished ICs. Hence, whereas Lin may legitimately be
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`read as teaching how to package a finished IC (whether stacked or not stacked), Lin cannot be
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`read as teaching anything concerning how to make an IC (whether stacked or not stacked).
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Applicant submits that any attempt to read into Lin any such teaching or suggestion would be the
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`result not of an impartial reading of the references themselves but of impermissible hindsight.
`
`
`
`
`Dependent Claims
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`The rejection cites various passages of Leedy as supposedly teaching the features of
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`various ones of the dependent claims. In many instances, reliance on these passages is misplaced.
`
`
`
`
`
`
`
`
`
`
`
`Examples of such misplaced reliance include the following:
`
`LEEDY CITE
`
`
`
`
`COMMENT
`
`
`
`
`
`
`Teaches a generic circuit membrane;
`
`
`
`
`
`does not teach microprocessor as
`claimed and in fact makes no mention
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`crystal semiconductor substrate; does
`
`
`
`
`
`
`
`not teach at least one conductive path
`
`
`
`
`
`that passes through a substrate of a
`
`
`
`substantiall
`flexible intc; atcd circuit
`
`
`
`
`
`DEPENDENT
`CLAIM
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Col. 2, lines 56-65
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 11 of 22
`
`
`
`Serial No.
`
`
`
`
`PATENT
`l2/405,240
`
`
`
`
`
`
`
`
`
`
`and is insulated by an insulation
`material from the substrate as claimed.
`
`
`
`
`
`
`
`
`
`
`In Leedy, conductive paths pass
`between minute islands of
`
`
`
`
`
`
`
`
`semiconductor material; they do not
`ass throu h a substrate.
`
`
`
`
`
`
`
`Teaches circuit membrane probe card
`
`
`
`
`
`
`and its probing capabilities; does not
`teach the bottom-side surface of at least
`
`
`
`
`
`
`
`
`
`
`
`one of the plurality of substantially
`
`
`
`
`flexible integrated circuits being
`olished as claimed.
`
`
`
`
`
`
`
`
`
`Other than Fig. 25, which is irrelevant,
`
`
`
`
`teaches generic three dimensional
`
`
`
`
`
`circuit membranes; does not teach
`
`
`
`
`
`memory array, circuitry for generating
`
`
`
`
`
`
`
`a gate control signal, and controller as
`claimed.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Teaches a generic circuit membrane;
`
`
`
`
`
`
`does not teach a plurality of vertical
`
`
`
`
`
`interconnects, each of the vertical
`
`
`
`interconnects comprising a conductive
`
`
`
`
`
`center portion and an insulating portion
`
`
`
`
`surrounding the conductive center
`
`
`
`
`
`portion as claimed. In Leedy, since
`
`
`
`
`
`vertical interconnects do not pass
`
`
`
`
`through substrate, no insulating portion
`
`
`is required.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`Col. 30, lines 25-48
`
`
`
`
`
`Fig. 8
`
`442-1, 442-2, Fig. 25
`
`742-1, 742-2, 742-3, Fig. 32a
`
`
`
`
`
`35. Fig. 3b
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 12 of 22
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`For the foregoing reasons, claims 1-63 would not have been obvious from Leedy in View
`
`
`
`
`
`
`
`
`
`
`
`
`
`of Lin. Applicant therefore respectfully requests that the rejection be REVERSED.
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`
`Respectfully submitted,
`
`
`
`/Michael J. Urc/
`
`
`Michael J. Ure
`
`
`
`
`
`Reg. No. 33,089
`
`
`
`
`
`Dated: 6/03/2013
`
`
`
`
`19925 Stevens Creek Blvd. #100
`
`
`
`
`
`
`
`Cupertino, CA 95014
`
`
`
`Tel. (408) 674-0271
`
`
`Fax. (408) 446-3927
`
`
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 13 of 22
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`CLAIMS APPENDIX
`
`
`
`
`
`
`
`
`
`1. A stacked integrated circuit comprising:
`
`
`
`
`
`
`
`
`
`
`
`
`a plurality of substantially flexible integrated circuits having topside and
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`bottoin-side surfaces, wherein said integrated circuits are stacked in relation to
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`one another, wherein at least one of the substantially flexible integrated Circuits Comprises a
`
`
`
`
`
`
`
`
`
`
`
`
`substantially flexible semiconductor substrate made from a semieoiicluctor Wafer thinned by at
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`least one of abrasion, eteliing and parting to expose a. surface, and subsequently polislrlng the
`
`
`
`
`
`
`
`
`
`
`exposed surface to forrn a polished surface; and
`
`
`
`
`
`
`
`
`
`interconnections electrically connecting the plurality of substantially
`
`
`
`
`
`
`
`
`
`
`
`
`
`flexible integrated circuits, wherein the interconnections are formed only on said
`
`
`
`surfaces.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`2. The apparatus of claim 1, wherein at least one of the plurality of substantially flexible integrated
`
`
`
`circuits has a thickness of one of 10 microns or less and 50 microns or less.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`3. The apparatus of claim 1, wherein at least one of the plurality of substantially flexible integrated
`
`
`
`
`
`
`
`
`
`
`
`
`
`circuits comprises one of a single crystal semiconductor material and a polycrystalline semiconductor
`
`
`
`material.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`4. The apparatus of claim 1, wherein the plurality of substantially flexible integrated circuits
`
`
`
`
`
`
`
`
`
`
`
`
`comprise one of a logic integrated circuit and a memory integrated circuit.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`5. The apparatus of claim 4, wherein the logic integrated circuit is a microprocessor integrated
`
`
`
`circuit.
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 14 of 22
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`6. The apparatus of claim 1, wherein the plurality of substantially flexible integrated circuits
`
`
`
`
`
`
`comprise logic integrated circuits.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`7. The apparatus of claim 1, wherein at least two of the interconnections electrically interconnecting
`
`
`
`
`
`
`
`
`
`
`
`
`the plurality of substantially flcxiblc integrated circuits are Vertical interconnections.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`8. The apparatus of claim 1, wherein at least one of the plurality of substantially flexible integrated
`
`
`
`circuits is formed with a low stress dielectric.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`9. The apparatus of claim 8, wherein the low stress dielectric is at least one of a silicon dioxide
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`dielectric, an oxide of silicon dielectric and caused to have a stress of about 5 x 108 dynes/cmz or
`
`
`
`less.
`
`
`
`10.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`The apparatus of claim 1, wherein at least two of: at least one of the substantially flexible
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`integrated circuits comprises dielectric having a stress of about 5 x 108 dynes/cmz or less; the
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`dielectric is at least one of silicon dioxide and an oxide of silicon; at least one of the
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`substantially flexible integrated circuits has one of logic circuitry and memory circuitry formed
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`thereon; at least one conductive path passes through a substrate of a substantially flexible
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`integrated circuit and is insulated by an insulation material from said substrate.
`
`
`
`ll.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`The apparatus of claim 1, wherein at least three of: at least one of the substantially
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`flexible integrated circuits comprises dielectric having a stress of about 5 x 108 dynes/cm2 or
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`less; the dielectric is at least one of silicon dioxide and an oxide of silicon; at least one of the
`
`
`
`15
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 15 of 22
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`substantially flexible integrated circuits has one of logic circuitry and memory circuitry formed
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`thereon; at least one conductive path passes through a substrate of a substantially flexible
`
`
`
`
`
`
`
`
`
`
`
`
`integrated circuit and is insulated by an insulation material from said substrate.
`
`
`
`Serial No.
`
`
`
`
`PATENT
`l2/405,240
`
`
`
`
`12.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`The apparatus of claim 1, wherein at least four of: at least one of the substantially
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`flexible integrated circuits comprises dielectric having a stress of about 5 x 108 dynes/cmz or
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`less; the dielectric is at least one of silicon dioxide and an oxide of silicon; at least one of the
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`substantially flexible integrated circuits has one of logic circuitry and memory circuitry formed
`
`
`
`
`
`
`
`
`
`
`
`
`
`thereon; at least one conductive path passes through a substrate of a substantially flexible
`
`
`
`
`
`
`
`
`
`
`
`
`integrated circuit and is insulated by an insulation material from said substrate.
`
`
`
`13.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`The apparatus of claim 1, comprising at least one conductive path that passes through a
`
`
`
`
`
`
`
`
`
`
`
`
`
`substrate of a substantially flexible integrated circuit and is insulated by an insulation material
`
`
`
`
`
`
`
`
`
`
`
`
`
`from said substrate, wherein said substrate is a monocrystalline semiconductor substrate.
`
`
`
`l4.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`The apparatus of claim 1, wherein the bottom—side surface of at least one of the plurality
`
`
`
`
`
`
`
`
`
`of substantially flexible integrated circuits is polished.
`
`
`
`15.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`The apparatus of claim 1, wherein data processing is performed by at least two of the
`
`
`
`
`
`
`
`
`
`
`
`substantially flexible integrated circuits in cooperation with one another.
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 16 of 22
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`16.
`
`
`
`
`
`
`
`
`
`The apparatus of claim 1, further comprising:
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`a memory array having a plurality of memory cells, a plurality of data lines, and a
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`plurality of gate lines, each memory cell storing a data value and comprising circuitry for
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`coupling that data value to one of said data lines in response to a gate control signal on one of
`
`
`
`
`
`said gate lines;
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`circuitry for generating a gate control signal in response to an address, including means
`
`
`
`
`
`
`
`
`
`for mapping addresses to gate lines; and
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`a controller for determining that one of said memory cells is defective and for altering
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`said mapping to eliminate references to said one of said memory cells.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`17. The apparatus of claim 1, wherein said interconnects comprise a plurality of vertical
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`interconnects, each of said vertical interconnects comprising a conductive center portion and an
`
`
`
`
`
`
`
`
`
`insulating portion surrounding the conductive center portion.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`18. The apparatus of claim 17, wherein the insulating portion surrounding the conductive center
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`portion of said vertical interconnects comprises a dielectric material having a stress of 5 X 108
`
`
`
`
`
`dynes/cmz or less.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`19. The apparatus of claim 17, wherein at least one of the following: the insulating portion
`
`
`
`
`
`
`
`
`
`
`
`
`
`surrounding the conductive center portion of said vertical interconnects comprises a dielectric
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`material having a stress of 5 X 108 dynes/cmz or less; one of the substantially flexible integrated
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`circuits is formed using a different process technology than another of the substantially flexible
`
`l7
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 17 of 22
`
`
`
`Serial No.
`
`
`
`
`PATENT
`l2/405,240
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`integrated circuits, the different process technology being selected from a group consisting of
`
`
`
`
`
`
`
`
`
`
`
`
`
`DRAM, SRAM, FLASH, EPROM, EEPROM, Ferroelectric and Giant Magneto Resistance; at
`
`
`
`
`
`
`
`
`
`
`
`
`least one of substantially flexible integrated circuits comprises a microprocessor; the
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`substantially flexible integrated circuits comprise at least one memory integrated circuit and at
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`least one logic integrated circuit, wherein the at least one logic integrated circuit performs testing
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`of the at least one memory integrated circuit; a plurality of interior vertical interconnections
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`traverse at least one of the substantially flexible integrated circuits; continuous vertical
`
`
`
`
`
`
`
`
`
`
`
`
`interconnections connect circuitry of the substantially flexible integrated circuits; information
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`processing is performed on data routed between circuitry on different ones the substantially
`
`
`
`
`
`
`
`
`
`
`
`
`
`flexible integrated circuits; at least one substantially flexible integrated circuit has
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`reconfiguration circuitry; vertical interconnects connect the circuit substrate and circuitry of a
`
`
`
`
`
`
`
`
`
`
`first substantially flexible integrated circuit, each vertical interconnect comprising a conductive
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`center portion and a insulating portion surrounding the conductive center portion, the insulating
`
`
`
`P
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`ortion com risin a dielectric havin stress of 5 x 108 d nes/cm2 or less; at least one of the
`P
`g
`g
`Y
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`substantially flexible integrated circuits comprises a dielectric layer with a stress of about 5 x
`
`
`
`
`
`
`lO8 dynes/cmz or less.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`20. The apparatus of claim 17, wherein at least two of the following: the insulating portion
`
`
`
`
`
`
`
`
`
`
`
`
`
`surrounding the conductive center portion of said vertical interconnects comprises a dielectric
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`material having a stress of 5 x 108 dynes/cmz or less; one of the substantially flexible integrated
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`circuits is formed using a different process technology than another of the substantially flexible
`
`
`
`
`
`
`
`
`
`
`
`
`integrated circuits, the different process technology being selected from a group consisting of
`
`
`
`
`
`
`
`
`
`
`
`
`
`DRAM, SRAM, FLASH, EPROM, EEPROM, Ferroelectric and Giant Magneto Resistance; at
`
`
`
`
`
`
`
`
`
`
`
`
`least one of substantially flexible integrated circuits comprises a microprocessor; the
`
`
`
`18
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 18 of 22
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`substantially flexible integrated circuits comprise at least one memory integrated circuit and at
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`least one logic integrated circuit, wherein the at least one logic integrated circuit performs testing
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`of the at least one memory integrated circuit; a plurality of interior vertical interconnections
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`traverse at least one of the substantially flexible integrated circuits; continuous vertical
`
`
`
`
`
`
`
`
`
`
`
`
`interconnections connect circuitry of the substantially flexible integrated circuits; information
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`processing is performed on data routed between circuitry on different ones the substantially
`
`
`
`
`
`
`
`
`
`
`
`
`
`flexible integrated circuits; at least one substantially flexible integrated circuit has
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`reconfiguration circuitry; vertical interconnects connect the circuit substrate and circuitry of a
`
`
`
`
`
`
`
`
`
`
`first substantially flexible integrated circuit, each vertical interconnect comprising a conductive
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`center portion and a insulating portion surrounding the conductive center portion, the insulating
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`portion comprising a dielectric having stress of 5 x 108 dynes/cm2 or less; at least one of the
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`substantially flexible integrated circuits comprises a dielectric layer with a stress of about 5 x
`
`
`
`
`
`
`108 dynes/cmz or less.
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`21. The apparatus of claim 17, wherein at least three of the following: the insulating portion
`
`
`
`
`
`
`
`
`
`
`
`
`
`surrounding the conductive center portion of said vertical interconnects comprises a dielectric
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`material having a stress of 5 x 108 dynes/cmz or less; one of the substantially flexible integrated
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`circuits is formed using a different process technology than another of the substantially flexible
`
`
`
`
`
`
`
`
`
`
`
`
`integrated circuits, the different process technology being selected from a group consisting of
`
`
`
`
`
`
`
`
`
`
`
`
`
`DRAM, SRAM, FLASH, EPROM, EEPROM, Ferroelectric and Giant Magneto Resistance; at
`
`
`
`
`
`
`
`
`
`
`
`
`least one of substantially flexible integrated circuits comprises a microprocessor; the
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`substantially flexible integrated circuits comprise at least one memory integrated circuit and at
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`least one logic integrated circuit, wherein the at least one logic integrated circuit performs testing
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`of the at least one memory integrated circuit; a plurality of interior vertical interconnections
`
`
`
`19
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 19 of 22
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`traverse at least one of the substantially flexible integrated circuits; continuous Vertical
`
`
`
`
`
`
`
`
`
`
`
`
`interconnections connect circuitry of the substantially flexible integrated circuits; information
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`processing is performed on data routed between circuitry on different ones the substantially
`
`
`
`
`
`
`
`
`
`
`
`
`
`flcxiblc integrated circuits; at least one substantially flcxiblc integrated circuit has
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`reconfiguration circuitry; Vertical interconnects connect the circuit substrate and circuitry of a
`
`
`
`
`
`
`
`
`
`
`first substantially flexible integrated circuit, each Vertical interconnect comprising a conductive
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`center portion and a insulating portion surrounding the conductive center portion, the insulating
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`portion comprising a dielectric having stress of 5 x 108 dynes/cmz or less; at least one of the
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`
`substantially flexible integrated circuits comprises a dielectric layer with a stress of about 5 x
`
`
`
`
`
`
`
`108 dynes/cmz or less.
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 20 of 22
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`EVIDENCE APPENDIX
`
`
`
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 21 of 22
`
`
`
`PATENT
`Serial No. 12/405,240
`
`
`
`
`
`
`RELATED PROCEEDINGS APPENDIX
`
`
`
`
`
`
`
`
`
`MICRON ET AL. EXHIBIT 1031
`Page 22 of 22