`
`SILICON PROCESSING
`
`FOR
`
`THE VLSI ERA
`
`VOLUME 2:
`
`PROCESS INTEGRATION
`
`STANLEY WOLF Ph.D.
`Professor, Department of Electrical Engineering
`California State University, Long Beach
`Long Beach, California
`
`LATTICE PRESS
`
`Sunset Beach, California
`
`IPR2015-01087 - Ex. 1027
`Micron Technology, Inc., et al., Petitioners
`1
`
`
`
`DISO...AIMER
`
`This publication is based on sources and information believed to be reliable, but the
`authors and Lattice Press disclaim any warranty or liability based on or relating to the
`contents of this publication.
`·
`
`Published by:
`
`Lattice Press,
`Post Office Box 340
`Sunset Beach, California 90742, U.S.A.
`
`Cover design by Roy Montibon, Visionary Art Resources, Inc., Santa Ana, CA.
`
`Copyright© 1990 by Lattice Press.
`AU rights reserved. No part of this book may be reproduced or transmitted in any form
`or by any means, electronic or mechanical, including photocopying, recording or by any
`information storage and retrieval system without written permission from the publisher,
`except for the inclusion of brief quotations in a review.
`
`Library of Congress Cataloging in Publication Data
`Wolf, Stanley
`
`Silicon Processing for the VLSI Era
`Volume 1 : Process Integration
`
`Includes Index
`1. Integrated circuits-Very large scale
`integration. 2. Silicon. I. Title
`
`86-081923
`
`ISBN 0-961672-4-5
`
`9 8 7 6 5
`
`PRINTED IN THE UNITED STATES OF AMERICA
`
`j.
`
`
`
`CONTENTS
`
`PREFACE
`
`- PROCESS INTEGRATION FOR
`CHAP. 1
`VLSI AND ULSI
`
`1
`
`1.1 PROCESS INTEGRATION
`
`5
`
`1.1.1 Process Sequence Used to Fabricate an
`Integrated-Circuit MOS Capacitor, 5
`1.1.2 Specifying a Process Sequence, 6
`1.1.3 Levels of Process Integration Tasks, 7
`
`1.2 PROCESS-DEVELOPMENT AND
`PROCESS-INTEGRATION ISSUES
`
`8
`
`REFERENCES
`
`11
`
`CHAP. 2 - ISOLATION TECHNOLOGIES FOR
`INTEGRA TED CIRCUITS
`
`12
`
`2.1 BASIC ISOLATION PROCESSES FOR BIPOLAR ICs
`
`13
`
`2.1.1 Junction Isolation, 13
`2.1.1 .1 Junction Isolation in the SBC Process
`2.1.12 Collector-Diffusion Isolation
`
`2.2 BASIC ISOLATION PROCESS FOR MOS ICs
`17
`(LOCOS
`ISOLATION)
`
`2.2.1 Punchthrough Prevention between Adjacent Devices in MOS
`Circuits, 20
`2.2.2 Details of the Semi recessed Oxide LOCOS Process, 20
`2.2.2.1 Pad-Oxide Layer.
`2.2.2.2 CVD of Silicon Nitride Layer.
`2.2.2.3 Mask and Etch Pad-Oxide/Nitride Layer to Define Active
`Regions.
`
`vii
`
`
`
`viii
`
`CONTENI'S
`
`2.2.2.4 Channel-Stop Implant.
`2.2.2.5 Problems Arising from the Channel-Stop Implants.
`2.2.2.6 Grow Field Oxide.
`2.2.2.7 Strip the Masking Nitride/Pad-Oxide Layer.
`2.2.2.8 Regrow Sacrificial Pad Oxide and Strip (Kooi Effect).
`2.2.3 Limitations of Conventjonal Semi-Recessed Oxide LOCOS for
`Small-Geometry ICs, 27
`
`2.3 FULLY RECESSED OXIDE LOCOS PROCESSES
`
`28
`
`2.3,.1 Modeling the LOCOS Process, 31
`
`2.4 ADVANCED SEMIRECESSED OXIDE LOCOS ISOLATION
`PROCESSES
`3 1
`
`2.4.1 Etched-Back LOCOS, 31
`2.4.2 Polybuffered LOCOS, 32
`2.4.3 SILO (Sealed-Interface Local Oxidation), 33
`2.4.4 Laterally Sealed LOCOS Isolation, 35
`2.4.5 Bird's Beak Suppression in LOCOS by Mask-Stack Engineering, 38
`2.4.6 Planarized SILO with High-Energy Channel-Stop Implant, 38
`
`2.5 ADVANCED FULLY RECESSED OXIDE LOCOS
`PROCESSES
`3'9
`
`ISOLATION
`
`2.5.1 SWAMI (Sidewall-Masked Isolation Technique), 39
`2.5.2 SPOT (Self-Aligned Planar-Oxidation Technology), 41
`2.5.3 FUROX (Fully Recessed Oxide), 41
`2.5.4 OSELO II, 43
`
`2.6 NON-LOCOS ISOLATION TECHNOLOGIES 1:
`(TRENCH ETCH AND REFILL)
`45
`
`2.6.1 Shallow Trench and Refill Isolation, 45
`2.6.1 .1 BOX Isolation.
`2.6.1.2 Modifications to Improve BOX Isolation.
`2.6.2 Moderate-Depth Trench and Refill Isolation, 48
`2.6.2.1 U-Groove Isolation.
`2.6.2.2 Toshiba Moderate-Depth Trench Isolation for CMOS.
`2.6.3 Deep, Narrow Trench and Refill, 51
`2.6.3.1 Reactive Ion Etching of the Substrate.
`2.6.3.2 Refilling the Trench.
`2.6.3.3 Planarization after Refill.
`
`2.7 ~
`E
`
`2
`2
`2
`
`2.
`2.
`2.
`
`2.8 1\
`I!
`
`2 ..
`2.:
`
`2.9 Sl
`Sl
`
`2.~
`2.~
`2.~
`
`2.10 c ..
`TECHN
`
`2.1
`2.1
`2.1
`2.1
`2.1•
`2.11
`2.11
`
`REFER I
`
`
`
`,g, 38
`
`ON
`
`CONTE.NrS
`
`ix
`
`2.7 NON-LOCOS ISOLATION TECHNOLOGIES, II: SELECTIVE
`EPITAXIAL GROWTH
`(SEG)
`58
`
`2.7.1 Refill by SEG of Windows Cut into Surtace Oxide, 59
`2.7.2 Simultaneous Single-Crystal/Poly Deposition (SSPD), 60
`2.7.3 Etching of Silicon Trenches and Refilling with SEG to Form Active
`Device Regions, 61
`2.7.4 Selective-Epitaxial-Layer Field Oxidation (SELFOX), 61
`2.7.5 SEG Refill of Trenches (as an Alternative to Poly Refill), 62
`2.7.6 Epitaxial Lateral Overgrowth (ELO), 62
`
`2.8 MISCELLANEOUS NON-LOCOS
`ISOLATION TECHNOLOGIES
`
`63
`
`2.8.1 Field-Shield Isolation, 63
`2.8.2 Buried Insulator between Source/Drain Polysilicon (BIPS), 64
`
`2.9 SUMMARY: CANDIDATE ISOLATION TECHNOLOGIES FOR
`SUBMICRON DEVICES
`65
`
`2.9.1 Basic Requirements of VLSI and ULSI Isolation Technologies, 65
`2.9.2 The Need for Planarity, 65
`2.9.3 How the Various Isolation Technologies Meet the Requirements, 66
`
`2.10 SILICON-ON-INSULATOR (SOl)
`TECHNOLOGIES
`66
`
`ISOLATION
`
`2.1 0.1 Dielectric Isolation, 67
`2.10.2 Wafer Bonding, 70
`2.1 0.3 Silicon-on-Sapphire (SOS), 72
`2.10.4 Separation by Implanted Oxygen (SIMOX), 72
`2.1 0.5 Zone-Melting Recrystallization (ZMR), 75
`2.10.6 Full Isolation by Porous Oxidized Silicon (FIPOS), 76
`2.10.7 Novel SOl CMOS Processes with Selective Oxidation and Selective
`Eptaxial Growth, 77
`
`REFERENCES
`
`79
`
`
`
`X
`
`CONTENTS
`
`CHAP. 3 • CONTACT TECHNOLOGY AND
`LOCAL INTERCONNECTS FOR VLSI
`
`84
`
`3.1 THE ROLE OF CONTACT STRUCTURES IN DEVICE AND
`CIRCUIT BEHAVIOR
`84
`
`3.1.1 Contact Structures in Planar MOSFETs and Bipolar Transistors, 85
`
`3.2 THEORY OF METAL·SEMICONDUCTOR CONTACTS
`
`87
`
`3.3 EXTRACTING VALUES OF SPECIFIC CONTACT RESISTIVITY
`FROM MEASUREMENTS
`9 1
`
`3.3.1 Extraction of the Specific Contact Resistivity from an Ideal Contact
`Structure, 92
`3.3.2 Current Flow In Actual Contact Structures, 93
`3.3.3 Contact Structures U.sed to Extract Pc. 94
`3.3.4 Procedure tor Accurately Extracting Pc from
`CBKR Test Structures, 97
`3.3.5 Reported Values of Pc tor Various Contact Structures, 100
`3.3.6 Use of a Simple Contact-Chain Structure to Monitor Contact
`Resistance, 101
`
`3.4 THE EVOLUTION OF CONVENTIONAL METAL·TO-SILICON
`CONTACTS 101
`
`3.4.1 The Basic Process Sequence of Conventional Ohmic-Contact
`Structures to Silicon, 1 02
`3.4.2 Additional Details Concerning the Processing Steps, 1 03
`3.4.2.1 Formation of the Heavily Doped Regions in the Silicon.
`3.4.2.2 Formation of Contact Openings (Etching).
`3.4.2.3 Sidewall Contouring of the Contact Holes by Rejlow.
`3.4.2.4 Sidewall Contouring by Etching.
`3.4.2.5 Deposition.
`3.4.2.6 Metal Deposition and Patterning.
`3.4.2.7 Sintering the Contacts.
`3.4.3 Aluminum-Silicon Contact Characteristics, 111
`3.4.3.1 The Kinetics of the Al-Si Interface During Sintering.
`3.4.4 Use of Aluminum-Silicon Alloys to Reduce Junction Spiking, 116
`3.4.5 Platinum Silicide-to-Silicon Contacts, 117
`3.4.5.1 Process Sequence Used to Form PtSi-Si Contacts.
`3.4.5.2 Limitations of the PtSi-Si Contact Structure.
`
`3.5 Dll
`
`3.!
`3.~
`
`3.6 Ml
`Sll
`
`3.6
`3.6
`3 .€
`
`3.7 Sl
`
`3.8 THI
`M<
`
`3.6:
`3.8.:
`3.8 .~
`3.8.J
`
`3.9 A
`FOI
`
`3.9:
`
`J
`3.9.
`
`3.10 FC
`01'1
`
`3.10.
`3.10
`3.10
`
`
`
`84
`
`10
`
`)r5, 85
`
`17
`
`STIVITY
`
`ontact
`
`ICON
`
`ICt
`
`116
`
`CONTENI'S
`
`xi
`
`3.5 DIFFUSION BARRIERS
`
`1 2 1
`
`3.5 .1 Theory of Diffusion Barrier Layers, 121
`3.5.2 Materials Used as Diffusion Barriers, 124
`3.5.2.1 Sputter-Deposited Titanium-Tungsten (Stuffed Barrier).
`3.52.2 Polysilicon (Sacrificial Barrier).
`3.5 2.3 Titanium (Sacrificial Barrier).
`3 .5.2.4 Titanium Nitride (Passive Barrier).
`3.5.2.5 CVD Tungsten.
`3 .5.2.6 Experimental Diffusion Barrier Materials.
`
`3.6 MULTILAYERED OHMIC·CONTACT STRUCTURES TO
`SILICON
`131
`
`3 .6.1 AI-Ti:W-PtSi-Si Contacts, 132
`3.6.2 AI-TiN-Ti-Si Contacts, 132
`3 .6 .3 Mo-TI:W-SI and Mo-Ti-Si Contacts, 134
`
`3.7 SCHOTTKY·BARRIER CONTACTS 134
`
`3.8 THE IMPACT OF THE INTRINSIC SERIES RESISTANCE ON
`13 7
`MOS TRANSISTOR PERFORMANCE
`
`3.8.1 The Impact of As on MOSFET Performance, 137
`3.8.2 Estimates of Ash. Asp. Rae. and Reo, 138
`3.8.3 Impact of As on Device Characteristics, 142
`3.8.4 Summary of the Impact of Intrinsic Series- Resistance Effects on
`MOSFET Performance, 142
`
`3.9 ALTERNATIVE (SELF·ALIGNED} CONTACT STRUCTURES
`FOR ULSI MOS DEVICES
`143
`
`3.9.1 Self-Aligned Silicide Contacts, 144
`3.9.1.1 Self-Aligned Titanium Silicide Contacts.
`3.9.1.2 Self-Aligned Cobalt Silicide Contacts.
`3.9.1.3 Measuring rc of Self-Aligned Silicide Contacts.
`3.9.2 Buried-Oxide MOS Contact Structure (BOMOS), 153
`
`3.10 FORMATION OF SHALLOW JUNCTIONS AND THEIR IMPACT
`ON CONTACT FABRICATION
`154
`
`3.10.1 Conventional Shallow-Junction Formation, 154
`3.1 0.2 Alternative Approaches to Forming Shallow Junctions, 155
`3.10.3 Impact of Shallow Junctions on Contact Formation, 160
`
`
`
`xi I
`
`CONTENTs
`
`3.11 BURIED CONTACTS AND LOCAL INTERCONNECTS
`
`160
`
`3 .1 1.1 Butted Contacts and Buried Contacts, 160
`3.11 .2 Local Interconnects, 162
`3.11.2.1 Selectively Formed TiSi2.
`3.11.2.2 Ti:W over CoSi2.
`3.11.2.3 TiN Formed over TiSi2.
`3.11.2.4 Dual-Doped Polysilicon U with Diffused Source/Drain
`Junctions.
`3.1 1.2.5 CVD W-Ciad Polysilicon U.
`
`REFERENCES
`
`CHAP. 4 • MULTILEVEL INTERCONNECT
`TECHNOLOGY FOR VLSI AND ULSI
`
`176
`
`4.1 EARLY DEVELOPMENT OF INTERCONNECT
`TECHNOLOGY FOR INTEGRATED CIRCUITS
`
`176
`
`4.1.1 Interconnects for Early Bipolar ICs, 176
`4.1.2 Interconnects in Silicon-Gate NMOS ICs, 178
`4.1.3 Evolution of Interconnects for Bipolar ICs, 179
`4.1.4 Evolution of l~terconnects for CMOS ICs, 180
`
`4.2 THE NEED FOR MULTILEVEL INTERCONNECT
`TECHNOLOGIES
`180
`
`4.2.1 Interconnect Umitatlons of VLSI, 181
`4.2.1 .1 Functional Density.
`4.2.1.2 Propagation Delay.
`4.2.1.3 Ease of Design and Gate Utilization for AS!Cs and Wafer Scale
`Integration.
`4.2 .1 .4 Cost.
`4.2.2 Problems Associated with Multimetallnterconnect Processes, 187
`4.2.3 Terminology of Multilevel Interconnect Structures, 188
`
`4 .3 MATERIALS FOR MULTILEVEL INTERCONNECT
`TECHNOLOGIES 1 89
`
`4.3.1 Conductor Materials for Multilevel Interconnects, 189
`4.3.1.1 Requirements of Conductor Materials Usedfor VLSJ Interconnects.
`4.3.1 .2 Local Interconnect Conductor Materials (Polysificon, Metal-SUicides,
`and Polycides).
`
`4.3.i
`4.3.1
`4.3.2 I
`4.3.1.
`4,3,;
`4.3.;
`4.3.1.
`
`4.3.1.
`
`4.4 PLA~
`
`4.4.1
`4.4.1
`4.4.i
`4.4,j
`
`4.4.J
`
`4.4.2 ~
`
`4.4.1.
`4.4.~
`4.4,;
`4.4,;
`
`4.4.3 I
`
`4.4.4 (
`4.4.5 I
`4.4.6 I
`4.4.7 (
`4.4.8 f
`4.4.t
`4.4.~
`4.4.~
`4.4.~
`4.4.9 ~
`4.4.S
`4.4.>
`4.4.S
`4.4.1 0
`4.4.11
`
`
`
`160
`
`176
`
`I
`I ' t
`
`ale
`
`lS, 187
`
`•nnects.
`-Silicides,
`
`CONTENrS
`
`xiii
`
`4.3.1.3 Aluminum Metallization.
`4.3.1.4 Tungsten and Other Conductor Materials for VLSI/nterconnects.
`4.3.2 Dielectric Materials for Multilevel Interconnects, 194
`4.3.2.1 Requirements of Dielectric Layers in Multi/eve/Interconnects.
`4.3.2.2 Poly-Meta/Inter/eve/ Dielectric (PMD) Materials.
`4.3.2.3 CVD Si02 Films as lntermetal Dielectrics.
`4.3.2.4 Low-Temperature-TEOS Si02 Films as lntermetal
`Dielectrics.
`4.3.2.5 Other Materials and Deposition Processes Used to Form lntermetal
`Dielectrics.
`
`4.4 PLANARIZATION OF INTERLEVEL DIELECTRIC LAYERS 199
`
`4.4.1 Terminology of Planarization in Multilevel Interconnects, 199
`4.4.1.1 Degree of Planarization.
`4.4.1.2 The Needfor Dielectric Planarization.
`4.4.1.3 The Price that Must be Paid as the Degree of Dielectric Planarization
`is Increased.
`4.4.1.4 Design Rules Related to Intermetal Dielectric-Formation and
`Planarization Processes.
`4.4.2 Step Height Reduction of Underlying Topography as a Technique to
`Alleviate the Need for Planarization, 208
`4.4.2.1 Provide Substrate Topography that is Completely Planar.
`4.4.2.2 Provide a Planar Surface over Locallnterconnect Levels.
`4.4.2.3. Minimize the Thickness of the Metal] Layer.
`4.4.2.4 Achieve Smoothing of Steps in DMJ by Sloping the Sidewalls of
`Metal-1 Lines.
`4.4.3 Deposition of Thick CVD Si02 Layers and Etching Back Without a
`Sacrificial Layer, 211
`4.4.4 Oxide Spacers, 212
`4.4.5 Polyimides as lntermetal Dielectrics, 214
`4.4.6 Planarizing by Use of Bias-Sputtered Si02, 217
`4.4.7 CVD Si02 and Bias-Sputter Etchback, 220
`4.4.8 Planarization by Sacrificial Layer Etchback, 222
`4.4.8.1 Degree of Planarization Achieved by Sacrificial Etchback.
`4.4.8.2 Advantages of the Sacrificial Etchback Process.
`4.4.8.3 Sacrificial Etchback Process Problems.
`4.4.8.4 Alternative Sacrificial Etchback Processes.
`4.4.9 Spin-On Glass (SOG), 449
`4.4.9.1 SOG Process Integration.
`4.4.9.2 The Etchback SOG Process.
`4.4.9.3 The Non-Etchback SOG Process.
`4.4.1 0 Electron-Cyclotron-Resonance Plasma CVD, 237
`4.4.11 Chemical-Mechanical Polishing, 238
`
`
`
`xlv
`
`CONTENTS
`
`4.5. METAL DEPOSITION AND VIA FILLING
`
`240
`
`4.5.1 Conventional Approach to Via Fabrication and Formation of Metal(cid:173)
`to-Metal Contacts through the Vias, 240
`4.5.1.1 Design Rules of Multilevel Metal Systems which are Impacted by
`Conventional Via Processing Limitations.
`4.5.2 Advanced VIa Processing (Vertical VIas and Complete Filling of Vias
`by Metal), 244
`4.5.2.1 Increases in Packing Density Resulting from Advanced Via
`Process Technology.
`4.5.3 Processing Techniques which Allow
`Vertical Vias to be Implemented, 245
`4.5.3.1 Required Degree of Via Filling by Plugs.
`4.5.4 CVD W Techniques for Filling Vertical Vias and Contact Holes, 245
`4.5.4.1 Genera/Information on the CVD Tungsten Process.
`4.5.4.2 Blanket CVD Wand Etchback.
`4.5.4.3 Selective CVD W.
`4.5.5 Other CVD Via Filling Processes, 253
`4.5.5.1 Blanket CVD Polysilicon and Etchbackfor Contact Hole Filling.
`4.5.5.2 Selective Deposition of Poly.
`4.5.5.3 Selectively Formed Silicide Contact Plugs.
`4.5.5.4 CVD Aluminum.
`4.5.6 Alternatives to CVD for Filling of Vias, 254
`4.5.6.1 Bias Sputtering of Alto Achieve Complete Filling of Via Holes.
`4.5.6.2 Laser Planarization of AI Films.
`4.5.6.3 Contact Hole and Via Filling by Selective Electroless Metal
`Deposition.
`4.5.7 Pillar Formation as an Alternative
`to Fitting Contact Holes and Vias, 258
`
`4.6 FILLED GROOVES IN A DIELECTRIC LAYER
`
`259
`
`4.7 MANUFACTURING YIELD AND
`RELIABILITY ISSUES OF VLSI INTERCONNECTS
`
`26<Y
`
`4.7.1 Factors Which Impact Manufacturing Yield, 261
`4.7.2 Multilevel Interconnect-Related Yield Issues, 261
`4.7.3 General Reliability Issues Associated with IC Interconnects, 264
`4.7.3.1 Electromigration.
`4.7.3.2 Electromigration at the Contacts.
`4.7.3.3 Stress-Induced Metal Cracks and Voids.
`4.7.3.4 Corrosion.
`4.7.4 Reliability Issues Associated with Multilevel Interconnect~. 268
`
`4.8 p~
`
`4.9 SlJ
`
`4.!
`4.!
`
`4.!
`4.!
`
`4.10 Sl
`
`REFER
`
`CHAP
`
`5.1 MO
`
`5.1
`5.1
`5.1
`5.1
`
`5.1
`
`5.2 MJ
`DE
`
`5.2
`5.2
`
`5.2
`
`
`
`CONTENTS
`
`XII
`
`4.7.4.1 Hi/lock Formation and Prevention Measures.
`4.7.4.2 Dielectric Void Reliability Problems.
`
`4.8 PASSIVATION LAYERS
`
`273
`
`4.9 SURVEY OF MULTILEVEL METAL SYSTEMS
`
`276
`
`4.9.1 Bipolar Double-Level Metal Systems. 276
`4.9.2 CMOS Double-Level-Metal Systems, 277
`4.9.2.1 Non-Pianarized DLM (2.0 J.1m CMOS).
`4.9.2.2. Non-Planarized DLM: CVD-W Metal (2.0-J.Im NMOS).
`4.9.2.3 Resist Etchback, Bias-Sputtered Si02, and SOG DLMfor 1.5 }.Jm
`CMOS.
`4.9.2.4 Non-Sacrificial Layer Etchback DLM (1.0-J.im CMOS).
`4.9.2.5 Alternative CMOS DLM Process with Ti:W!Mo as Metal 1.
`4.9.2.6 DLM Processes for Submicron CMOS.
`4.9.3 Three-Level Metal Systems, 283
`4.9.4 Four-Level Metal Systems, 285
`
`4.10 SUMMARY OF MULTILEVEL INTERCONNECT
`TECHNOLOGY REQUIREMENTS FOR VLSI
`
`286
`
`REFERENCES
`
`287
`
`CHAP. 5 - MOS DEVICES AND
`NMOS PROCESS INTEGRATION
`
`298
`
`5.1 MOS DEVICE PHYSICS
`
`298
`
`5.1.1 The Structure and Device Fundamentals of MOS Transistors, 298
`5.1.2 The Threshold Voltage of the MOS Transistor, 301
`5.1.3 Impact of Source-Body Bias on Vr (Body Effect), 304
`5.1.4 Current-Voltage Characteristics of
`MOS Transistors, 305
`5.1.5 The Capacitances of MOS Transistors. 307
`
`5.2 MAXIMIZING DEVICE PERFORMANCE THROUGH DEVICE
`DESIGN AND PROCESSING TECHNOLOGY
`307
`
`5.2.1 Output Current (I D) and Transconductance (9m). 308
`5.2.2 Controlling the Threshold Voltage through Process
`and Circuit-Design Techniques, 309
`5.2.3 Subthreshold Currents (lost when VG < IVrl), 31 1
`
`•:. I
`
`Metal-
`
`'ed by
`
`1g of Vias
`
`~s. 245
`
`/ling.
`
`oles.
`
`264
`
`268
`
`
`
`XVI
`
`CONTENT'S
`
`5.2.4 Switching Speed, 313
`5.2.5 Junction Breakdown Voltage (Drain-to-Substrate), 313
`5.2.6 Gate-Oxide Breakdown Voltage, 314
`5.2.7 High Field-Region Threshold-Voltage Value, 315
`
`5.3 THE EVOLUTION OF MOS TECHNOLOGY
`3 15
`(PMOS AND NMOS)
`
`5.3.1 Aluminum-Gate PMOS, 316
`5.3.2 Silicon-Gate MOS Technology, 318
`5.3.3 Reduction of Oxide-Charge Densities, 319
`5.3.4 Jon Implantation for Adjusting Threshold Voltage, 321
`Isolation Technology for MOS. 323
`5.3.5
`5.3.6 Short-Channel Devices, 323
`
`5.4 PROCESS SEQUENCE FOR FABRICATING NMOS
`324
`INVERTERS WITH DEPLETION-MODE LOADS
`
`5.4.1 Operation of an NMOS Inverter with a Depletion-Mode Load, 324
`5.4.2 Process Sequence of a Basic E-D NMOS IC Technology, 327
`5.4.2.1 Starting Material.
`5.4.2.2 Active Region and Field Region Definitions.
`5.4.23 Gate-Oxide Growth and Threshold-Voltage Adjust Implant
`5.4.2.4 Polysilicon Deposition and Pauerning.
`5.4.2.5 Formation of the Source and Drain Regions.
`5.4.2.6 Contact Formation.
`5.4.2.7 Metallization Deposition and Pauerning.
`5.4.2.8 'Passivation Layer and Pad Mask.
`
`5.5 SHORT-CHANNEL EFFECTS AND HOW THEY IMPACT MOS
`338
`PROCESSING
`
`5.5.1 Effect of Gate Dimensions on Threshold Voltage, 338
`55.1.1 Short Channel Threshold Voltage Effect.
`55.1 .2 Narrow Gate-Width Effect on Threshold Voltage.
`5.5.2 Short-Channel Effects on Subthreshold Currents (Punchthrough
`and Drain-Induced Barrier Lowering), 341
`5.5.3 Short-Channel Effects on 1-V Characteristics, 343
`5.5.4 Summary of Short-Channel Effects
`on the Fabrication of MOS ICs, 346
`
`5.6 HOT-CARRIER EFFECTS IN MOSFETS
`
`348
`
`5.6.1 Substrate Currents Due to Hot Carriers, 349
`
`...
`5.6.2
`5.6.3 D
`5.6.4 Tt
`5.6.5 L
`5.6.5 ..
`5.65.:
`5.6.6 T
`I
`5.6.7 H<
`5.6.8 G;
`
`REFERENCE
`
`CHAP. 6 ·
`
`6.1
`
`INTROt
`
`6.1.1 Th
`F
`6.1.2 Hi~
`6.1.3 Op
`6.1.4 Ad,
`of
`6.1.4.1
`6.1.4.2
`6.1.4.3
`6.1.4.4
`6.1.5 Dis.
`
`6.2 THE WE
`
`6.2.1 The
`6.2.2 p-~
`6.2.3 n-V
`6.2.4 CMI
`6.2.5 Twir
`6.2.6 Retr
`6.2.7 Sun
`
`6.3 p-CHANN
`
`6.3.1 PMC
`6.3.J.l
`
`
`
`CONTENfS
`
`XV j I
`
`5.6.2 Hot-Carrier Injection into the Gate Oxide, 350
`5.6.3 Device-Performance Degradation Due to Hot-Carrier Effects, 352
`5.6.4 Techniques for Reducing Hot-Carrier Degradation, 354
`5.6.5 Lightly Doped Drains, 354
`5.6.5.1 Drain Engineering for Optimum LDD Structures.
`5.6.5.2 Asymmetrical Characteristics of LDD MOSFETs.
`5.6.6 The Impact of IC Processing
`on Hot-Carrier Device Degradation, 361
`5.6.7 Hot-Carrier Effects In PMOS Transistors, 362
`5.6.8 Gate-Induced Drain-Leakage Current, 363
`
`REFERENCES
`
`363
`
`CHAP. 6 • CMOS PROCESS INTEGRATION
`
`368
`
`6.1
`
`INTRODUCTION TO CMOS TECHNOLOGY
`
`·368
`
`6.1.1 The Power-Dissipation Crisis of VLSI and How CMOS Came to the
`Rescue, 368
`6.1.2 Historical Evolution of CMOS, 370
`6.1.3 Operation of CMOS Inverters, 373
`6.1.4 Advantages (and Disadvantages)
`of Modern CMOS Technologies, 376
`6.1.4.1 Device/Chip Performance Advantages.
`6.1 .4.2 Reliability Advantages of CMOS.
`6.1.4.3 Circuit Design Advantages of CMOS.
`6.1.4.4 Cost Analysis of CMOS.
`6.1 .5 Disadvantages of CMOS, 380
`
`6.2 THE WELL CONTROVERSY IN CMOS
`
`381
`
`6.2.1 The Need for Wells In CMOS, 381
`6.2.2 p-Well CMOS, 383
`6.2.3 n-Well CMOS, 384
`6.2.4 CMOS on Epitaxial Substrates, 385
`6.2.5 Twin-Well CMOS, 387
`6.2.6 Retrograde-Well CMOS, 389
`6.2.7 Summary of CMOS Well-Technology Issues, 392
`
`6.3 p·CHANNEL DEVICES IN CMOS
`
`392
`
`6.3.1 PMOS Devices with n+-Polysilicon Gates, 392
`6.3.1.1 Punchthrough Susceptibility.
`
`I
`I
`I
`I
`I
`I
`·I
`I
`I
`I
`
`I
`
`I
`
`ad, 324
`327
`
`MOS
`
`1rough
`
`
`
`xviii
`
`6.3.2 PMOS Devices with p+-Polysilicon Gates, 397
`6.3.3 Gate Materials having Symmetrical Work Functions (with Respect to
`both NMOS and PMOS Devices), 398
`
`6.4 LATCHUP IN CMOS
`
`400
`
`-~
`
`6.4.1 Parasitic pnpn Structures in CMOS Circuits, 400
`6.4.2 Circuit Behavior of pnpn Diodes, 402
`6.4.3 Device Physics Behavior of pnpn Diodes, 403
`6.4.4 Summary of Conditions That Must Exist
`In Order for Latchup to Occur, 406
`6.4.5 Circuit Behavior of Actual pnpn Structures In CMOS Circuits, 406
`6.4.5.1 Value of f3 in CMOS Vertical Parasitic Bipolar Transistors.
`6.4.5.2 Value of f3 in CMOS Lateral Parasitic Bipolar Transistors.
`6.4.6 Circuit and Device Effects that Induce Latchup, 408
`6.4.6.1 An external stimulus forward-biases the emiuer-base of one lransistor,
`and its collector cu"entthen turns-on the second transistor.
`6.4.6.2 An external stimulus causes current to flow through both bypass
`resistors .forward-biasing one or both bipolar lransistors.
`6.4.6.3 Current is shunted through one of the parasitic transistors by some
`degradation mechanism, and the resulting collector current flows
`through the bypass resistor of the second transistor and turns it on.
`6.4.7 Test Methods for Characterizing Latchup, 410
`6.4.7.1 Modelling Latchup in CMOS Technology.
`6.4.8 Techniques for Reduction
`or Elimination· or Latchup Susceptibility, 413
`6.4.8.1 Processing Techniques that Reduce the Current Gains of the Parasitic
`· Bipolar Transistors.
`6.4.8.2 Processing Techniques that Reduce Rsub and Rw or Eliminate the
`pnpn Structure.
`6.4.8.3 Circuit Layout Techniques used to Decouple Parasitic Bipolar
`Transistors.
`
`6.5 CMOS ISOLATION TECHNOLOGY
`
`419
`
`6.5. 1 Trench Isolation for CMOS, 425
`6.5.2 Isolation by Selective-Epitaxial Growth for CMOS, 426
`
`6.6 CMOS PROCESS SEQUENCES
`
`428
`
`6.6.1 Basic n-Well CMOS Process Sequence, 428
`6.6.2 Twin-Well CMOS Process Sequence, 431
`6.6.2.1 Starting Material.
`6.6.2.2 Forming the Wells and Channel Stops.
`
`6.6.2.3 I
`6.6.2.4 (
`6.6.2.5 J
`6.6.2.6 J
`6.6.2.7 f
`6.6.2.8 I
`6.6.2.9 .
`6.6.2.10
`6.6.2.11
`
`6.7 MISCELL
`
`6.7.1 Elect
`6.7.1.1 [.
`6.7.1 .2,.,
`6.7.1.3 (
`6.7.1.4 p
`6.7.2 Pow•
`6.7.3 Low·
`6.7.4 Thre
`
`REFERENCES
`
`CHAPTER i
`8/CMt
`
`7.1 BIPOLAR
`FOR INTEGRA
`
`7.1.1 The 1
`7.1.1.1 B
`7.1.1.2 8
`7.1.2 Integ
`
`7.2 DIGITAL C
`
`7.2.1 Basic
`7.2.2 Bipoli
`
`7.3 MAXIMIZII
`THROUGH DE'
`
`
`
`th Respect to
`
`:;uits, 406
`rs.
`s.
`
`one transistor,
`ror.
`1 bypass
`
`stors by some
`current flows
`turns it on.
`
`f the Parasitic
`
`Eliminate the
`
`!polar
`
`CONTENTS
`
`xix
`
`6.6.2 .3 Active and Field Region Definition.
`6.6.2.4 Gate Oxide Growth and Threshold Voltage Adjustment.
`6.6.2.5 Polysilicon Deposition and Patterning.
`6.6.2.6 Formation of the Source/Drain Regions.
`6.6.2.7 CVD Oxide Deposition and Contact Formation.
`6.6.2.8 Metall Deposition and Patterning.
`6.6.2.9 lntermetal Dielectric Deposition/Pianarization and Via Patterning.
`6.6.2.10 Metal 2 Deposition and Patterning.
`6.6.2.11 Passivation Layer Deposition and Patterning.
`
`6.7 MISCELLANEOUS CMOS TOPICS
`
`44 1
`
`6.7.1 Electrostatic Discharge Protection for CMOS, 441
`6.7.1.1 Diode Protection.
`6.7.1.2 Node-to-Node Punchthrough.
`6.7.1.3 Gate-Controlled Breakdown Structure.
`6.7.1.4 pnpn-Diode ESD Protection for Advanced CMOS Circuits.
`6.7.2 Power Supply Voltage Levels for Future CMOS, 446
`6.7.3 Low-Temperature CMOS, 446
`6.7.4 Three-Dimensional CMOS, 447
`
`REFERENCES 44 7
`
`CHAPTER 7 • BIPOLAR AND
`BICMOS PROCESS INTEGRATION
`
`4 53
`
`7.1 BIPOLAR TRANSISTOR STRUCTURES
`FOR INTEGRATED CIRCUITS
`453
`
`7.1.1 The Transistor Action 454
`7.1.1.1 Basic Bipolar Transistor Physics.
`7.1 .1.2 Bipolar Transistor Current Gain.
`7.1.2 Integrated-Circuit Transistor Stuctures 458
`
`7.2 DIGITAL CIRCUITS USING BIPOLAR TRANSISTORS
`
`459
`
`7.2.1 Basic Bipolar-Transistor Inverter Circuits 459
`7.2.2 Bipolar Digital-Logic-Circuit Families 460
`
`7.3 MAXIMIZING BIPOLAR TRANSISTOR PERFORMANCE
`THROUGH DEVICE DESIGN & PROCESSING TECHNOLOGY
`
`464
`
`
`
`XX
`
`7.3.1 Current Gain 464
`7.3.2 Early Voltage 466
`7.3.3 High-Level Injection Effects (Kirk Effect) 467
`7.3.4 Operating-Voltage Limits in Bipolar Transistors 468
`7.3.4.1 Reachthrough Breakdown.
`7.3.4.2 Punchthrough Breakdown.
`7.3.4.3 Breakdown Voltage and High-Level Injection Limits in Advanced
`Bipolar Transistors.
`7.3.5 Parasitic Series Resistances in Bipolar Transistors 472
`7.3.5.1 Collector Series Resistance, Rc.
`7.3.5.2 Base Series Resistance, Rs.
`7.3.5.3 Base-Spreading Resistance, Rs2 (and Emitter Current Crowding).
`7.3.5.4 Emitter Series Resistance, R£.
`7.3.6 Parasitic Junction Capacitances in Bipolar Transistors 475
`7 .3.6.1 Storage Capacitances in Bipolar Transistors.
`7.3.7 Bipolar Transistor Unity-Gain Frequency, tr 477
`7.3.8 First Order npn Device Deslgn 477
`7.3.9 Switching Speed Behavior in Bipolar ICs 478
`7 .3.9.1 Propagation-Delay Time Calculation in Bipolar Transistors.
`7.3.9.2 Propagation Delay in Digital MOS versus Digital Bipolar Circuits.
`7 .3.9.3 General Switching Speed Behavior of Digital Bipolar Circuits.
`
`7.4 NON· OXIDE·ISOLATED BIPOLAR npn TRANSISTOR
`482
`STRUCTURES
`
`7.4.1 Triple-Diffused (30) Process 483
`
`7.5 STANDARD·BURIED·COLLECTOR PROCESS
`
`483
`
`7 .5.1 Characteristics of npn Transistors Fabricated with the Standard(cid:173)
`Buried-Collector (SBC) Process 483
`7.5.1 .I Limitations of Junction-Isolated SBC Transistors for VLS1 Circuits.
`7.5.2 Standard-Buried-Collector Process Flow 486
`7 .5.2.1 Starting Material.
`7 .5.2.2 Buried Layer Formation.
`7.5.2.3 Epitaxial Growth.
`7 .5.2.4 Formation of Isolation Regions.
`7 .5.2.5 Deep-Collector Contact Formation (Optional).
`7.5.2.6 Base Region Formation.
`7.5.2.7 Emitler Region Formation.
`7 .5.2.8 Contact and Interconnect Layer Formation.
`7.5.2.9 Washed Emitters.
`7.5.2.10 Schottky Contacts.
`
`7.6 OXIDE-ISOLATED BIPOLAR TRANSISTORS
`
`498
`
`7.7 ADVANCED
`VLSI AND ULSI
`
`7.8 ADVANCED I
`
`7.8.1 Polysilic
`7.8.1.1 Mode
`7.8.1 .2 Proc
`7.8.2 Heterojl
`
`7.9 SELF·ALIGNI
`
`7.9.1 Double-1
`7.9.1 .1 Limi
`7.9.1.2 Cum
`Strt
`7.9.1 .3 Link-
`7.9.2 Single-P
`7.9.3 Sidewal
`
`7.10 TRENCH-lSI
`
`7.1 1 BICMOS TE
`
`7.11 .1 Device
`7.11 .1 .1 Con
`7.11.1.2 Pot
`7.11.1.3 Ca,
`BiC
`7.11 .1.4 Pro
`7.11.1.5 Extc
`
`7.12 CLASSIFIC.G
`
`7 .12.1 Digital
`7.J2.J.1 Lo11
`7.12.1.2 Hig.
`7.12.1 3 Dev.
`Dig
`7.12.1.4 An ,
`Dig.
`7.12.2 Proces
`7.12.2.1 Pro1
`7.12.2.2 An
`
`
`
`1anced
`
`vding).
`
`5
`
`~.
`Circuits.
`dts.
`
`1dard-
`
`·Circuits.
`
`CONTENTS
`
`xxl
`
`7.7 ADVANCED BIPOLAR TRANSISITOR STRUCTURES FOR
`VLSI AND ULSI 500
`
`7.8 ADVANCED EMITTER STRUCTURES
`
`50 1
`
`7.8.1 Polysllicon Emitters 501
`7.8.1.1 Models that Describe Polysilicon-Emitter Behavior.
`7.8.1.2 Process Technology for Polysilicon-Emiaer Fabrication.
`7.8.2 Heterojunction Bipolar Transistors (HBTs) 506
`
`7.9 SELF·ALIGNED BIPOLAR STRUCTURES
`
`5 10
`
`7.9.1 Double-Polysilicon Self-Aligned Structures 510
`7.9.1.1 Limitations of Double-Polysilicon SA Structures.
`7.9.1.2 Current-Gain Degradation Due to Sidewall Injection in SA Bipolar
`Structures.
`7.9.1.3 Link-Up Region Formation.
`7.9.2 Si ngle-Polysilicon Self-Aligned Bipolar Structures 51 6
`7.9.3 .s.J.dewaii-Base-.Q.Qntact Structures (SICOS) 520
`
`7.10 TRENCH-ISOLATED BIPOLAR TRANSISTORS
`
`522
`
`·7.11 BICMOS TECHNOLOGY
`
`523
`
`7.11.1 Device and Circuit Advantages of BiCMOS 524
`7.11 .1.1 Comparison of BiCMOs and CMOS Propagation Delay Times.
`7.11.1.2 Power Consumption of BiCMOS versus CMOS Gates.
`7.11.1.3 Capability of Providing Eit~r ITL or ECL Outputs From a
`BiCMOS Chip.
`7.11.1.4 Process Complexity Increases Associated with BiCMOS.
`7.11.1.5 Extending Process Equipment Life by Fabricating BiCMOS.
`
`7.12 CLASSIFICATION OF BICMOS TECHNOLOGIES
`
`529
`
`7.12.1 Digital BICMOS Technology 531
`7.12.1.1 Low-Cost Digital BiCMOS Technology.
`7.12.1.2 High-Performance Digital BiCMOS.
`7.12.1.3 Device-Design Issues Related to Optimizing a High-Performance
`Digital Modified-Twin-Well BiCMOS Process.
`7.12.1.4 An Example Process Sequence for Fabricating High-Performance 5-V
`Digital BiCMOS ICs.
`7.12.2 Process Integration of Analog/Digital BiCMOS 543
`7.12.2.1 Process-Integration Issues of Medium-Voltage Analog BiCMOS.
`7.12.2.2 An Example of an Analog/Digital BiCMOS Process.
`
`
`
`XXII
`
`7.12.3 BiCMOS Applications 551
`7.12.3.1 Digital Logic Circuits and Gate Arrays.
`7.12.3.2 Interface Driver Circuits.
`7.12.3.3 BiCMOS SRAMs.
`7.12.3.4 Analog/Digital Applications.
`7.13 Trends in BiCMOS Technology 556
`
`7.13 COMPLEMENTARY BIPOLAR (CB) TECHNOLOGY
`
`557
`
`REFERENCES
`
`560
`
`CHAP. 8 - SEMICONDUCTOR MEMORY PROCESS
`INTEGRATION
`
`557
`
`8.1 TERMINOLOGY OF SEMICONDUCTOR MEMORIES
`
`557
`
`8.1.1 Random-Access and Read-Only Memories
`(RAMs and ROMs) 568
`8.1.2 Semiconductor-Memory Architecture 568
`8.1.3 Semiconductor-Memory Types 570
`8.1.4 Read Access Times and Cycle Times in Memories 571
`8.1.5 Recently Introduced On-Chip Peripheral Circuits 571
`8.1.6 Logic-Memory Circuits 571
`
`8.2 STATIC RANDOM· ACCESS MEMORIES (SRAMS)
`
`572
`
`8.2.1 MOS SRAMs 575
`8.2.1.1 Circuit Operation of MOS SRAM Cells.
`8.2.1.2 SRAM Processing and Cell Layout Issues.
`8.2.1.3. High-Valued Polysilicon Load-Resistors for MOS SRAMs
`8.2.2 Bipolar and BiCMOS SRAMS 584
`8.2.2.1 BiCMOS SRAMs.
`
`8.3 DYNAMIC RANDOM ACCESS MEMORIES (DRAMS)
`
`587
`
`8.3.1 Evolution of DRAM Technology 587
`8.3.1.1 One-Transistor DRAM Cell Design.
`8.3.1 .2 Operation of the One-Transistor DRAM Cell.
`8.3.1.3 Writing, Reading, and Refreshing DRAM Cells.
`8.3.1.4 Quantity of Charge Stored on DRAM Cells and Their Capacitance.
`8.3.1.5 High-Capacity (Hi-C) DRAM Cells.
`8.3.1.6 CMOS DRAMs.
`8.3.2 Design and Economic Constraints on Advanced DRAM Cells 597
`
`8.3.3 Tre1
`8.3.3.1
`8.3.3.2 J
`8.3.3.3 ;
`T
`8.3.3.4 :
`T
`8.3.4 Stac
`8.3.5 Soft
`8.3.5.1 j
`8.3.6 The
`
`8.4 MASKED
`
`8.4.1 Mas
`
`8.5 PROGAMI
`
`8.6 ERASAI
`READ·OJ\
`
`8.7 ELECTRIC
`
`8.7.1 MNC
`8.7.2 FLC
`8.7.3 Tex
`
`8.8 FLASH EE
`
`8.9 NONVOL1
`
`REFERENCES
`
`CHAP. 9
`
`-
`
`9.1 OVERVIEV
`
`9.1 .1 Hiera
`9.1.2 Bene
`9.1.3 Over
`9.1.3.1 ~
`9.1.4 GenE
`9.1.4.1 AI
`De
`
`
`
`CONTENTS
`
`xxlii
`
`8.3.3 Trench Capacitor DRAM Cells 600
`8.3.3.1 Trench Capacitor Processing for DRAMs.
`8.3 3 2 First Generation Trench Capacitor-based DRAM Cells.
`8.3.3.3 Trench Capacitor Structures with the Storage Electrode Inside the
`Trench (Inverted Trench Cell).
`8.3.3.4 Trench Capacitor Cells with the Access Transistor Stacked Above the
`Trench Capacitor.
`8.3.4 Stacked Capacitor DRAM Cells 609
`8.3.5 Soft-Error Failures in DRAMs 615
`8.3.5.1 Techniques Used to Reduce the Soft-Error Rates in DRAMs.
`8.3.6 The DRAM as a Technology Driver 618
`
`8.4 MASKED READ·ONL Y MEMORIES (ROMs)
`
`619
`
`8.4.1 Masked ROM Implementation 620
`
`8.5 PROGAMMABLE ROMS (PROMS)
`
`62 1
`
`8.6 ERASABLE PROGRAMMABLE
`READ·ONLY MEMORIES (EPROMS)
`
`623
`
`8.7 ELECTRICALLY-ERASABLE PROMS (EEPROMS)
`
`628
`
`8.7.1 MNOS-Based EEPROMs 628
`8.7.2 FLOTOX EEPROMs 629
`8.7.3 Textured-Polysilicon EEPROMs 631
`
`8.8 FLASH EEPROMS
`
`632
`
`8.9 NONVOLATILE FERROELECTRIC MOS RAMS
`
`635 ·
`
`REFERENCES
`
`637
`
`CHAP. 9
`
`- PROCESS S/MULA TION
`
`643
`
`9.1 OVERVIEW OF PROCESS SIMULATION 644
`
`9.1.1 Hierarchy of Simulation Tools for IC Development 644
`9.1.2 Benefits and Limitations of Process Simulation 645
`9.1.3 Overview of Process Simulators 647
`9.1.3.1 Simulator Availability.
`9.1.4 General Aspects of Process Simulation 650
`9.1.4.1 Analytical and Numerical Methods of Solving the Equations that
`Describe Processes.
`
`557
`
`~ESS
`
`557
`
`557
`
`572
`
`\Ms
`
`587
`
`apacitance.
`
`\1 Cells 597
`
`
`
`xxiv
`
`9.1.4.2 Phenomenological versus Physical Models.
`9.1.43 Gridding.
`9.1 .4.4 Interfacing One Simulator with Another.
`
`9.2 ONE-DIMENSIONAL PROCESS SIMULATORS
`
`653
`
`9.2.1 SUPREM Ill (Stanford .University PRocess Engineering Model Ill) 655
`9..2.1 .1 The Basic Operation and Capabilities of SUP REM Ill.
`9.2.1 .2 Additional Comments on the Use of SUP REM Ill.
`.
`9.2.2 SUPREM Ill Models: lon Implantation 658
`9.2.3 SUPAEM Ill Models: Diffusion in Silicon and Si02, and Segregation
`Effects at the Si/Si02 Interface 663
`9.2.3.1 Diffusion Models Used in SUPREM III.
`9.2.3.2 Modeling Low Impurity-Concentration (Intrinsic) Diffusion in Silicon.
`9.2.3.3 Modeling High-Impurity Concentration (Extrinsic) Diffusion in
`Silicon.
`9..2.3.4 Oxidation-Enhanced Diffusion Modeling in SUPREM III.
`9.2.3.5 Dopant Segregation Effects at the Si-Si02 Interface and Diffusion in .
`Si02.
`9.2.4 SUP REM Ill Models: Thermal Oxidation of Silicon
`in One-Dimension 669
`9.2.4.1 High Dopant-Concentration Cases.
`9.2.4.2 Modeling Other Factors Which Impact the Oxide Growth Rate.
`9.2.4.3 Accuracy of Modeling Oxide Growth with SUPREM III.
`9.2.5 SUPREM·III Models: Epitaxial Growth 674
`9.2.6 SUPREM Ill Models: Deposition, Oxidation, and Material Properties
`. of Polysilicon Rims 675
`9.2.7 Creating a SUPREM Ill Input Rle 677