# **EXHIBIT 17** ### (12) United States Patent Lyons et al. (10) Patent No.: US 6,566,214 B1 (45) Date of Patent: May 20, 2003 | (54) | METHOD OF MAKING A SEMICONDUCTOR | |------|-----------------------------------| | | DEVICE BY ANNEALING A METAL LAYER | | | TO FORM METAL SILICIDE AND USING | | | THE METAL SILICIDE AS A HARD MASK | | | TO PATTERN A POLYSILICON LAYER | | (34) | METHOD OF MAKING A SEMICONDUCTOR | |------|-----------------------------------| | | DEVICE BY ANNEALING A METAL LAYER | | | TO FORM METAL SILICIDE AND USING | | | THE METAL SILICIDE AS A HARD MASK | | | TO PATTERN A POLYSILICON LAYER | | | | | (75) | Inventors: | Christopher F. Lyons, Fremont, CA | |------|------------|----------------------------------------| | | | (US); Ramkumar Subramanian, | | | | Sunnyvale, CA (US); Scott A. Bell, San | | | | Jose, CA (US); Todd P. Lukanc, San | | | | Jose, CA (US); Marina V. Plat, San | | | | Jose, CA (US) | | (73) | Assignee: | Advanced Micro Devices, | Inc., | |------|-----------|-------------------------|-------| | | | Sunnyvale CA (US) | | | (*) | Notice: | Subject to any disclaimer, the term of this | |-----|---------|---------------------------------------------| | . , | | patent is extended or adjusted under 35 | | | | U.S.C. 154(b) by 0 days. | | (21) | Appl. No | o.: <b>10/047,036</b> | |------|----------|-----------------------| | (22) | Filed: | Jan. 17, 2002 | | (51) | Int. Cl. <sup>7</sup> | H01L 21/3213; H01L 21/336 | |------|-----------------------|----------------------------| | (52) | IIS CI | 438/305· 438/592· 438/655· | | | | 438/682; 438/683 | |------|-------------------|------------------------| | (58) | Field of Search | 438/301, 303, | | ` ′ | 438/306, 586, 593 | 2, 595, 648, 649, 655, | | | | 682, 683, 305 | #### (56)**References Cited** ### U.S. PATENT DOCUMENTS | 4,460,435 A | * | 7/1984 | Maa 156/643 | |-------------|---|--------|-------------| | 4,818,715 A | * | 4/1989 | Chao 437/44 | | 5,134,085 | Α | * | 7/1992 | Gilgen et al 437/52 | |-----------|------------|---|---------|-------------------------| | 5,160,407 | Α | * | 11/1992 | Latchford et al 156/656 | | 5,283,449 | Α | * | 2/1994 | Ooka | | 5,431,770 | Α | * | 7/1995 | Lee et al 156/653.1 | | 5,498,555 | Α | * | 3/1996 | Lin 437/35 | | 5,605,854 | Α | * | 2/1997 | Yoo 437/44 | | 5,955,761 | Α | * | 9/1999 | Yoshitomi et al 257/336 | | 6,046,098 | Α | * | 4/2000 | Iyer 438/622 | | 6,069,044 | Α | * | 5/2000 | Wu 438/299 | | 6,127,249 | Α | * | 10/2000 | Hu 438/583 | | 6,159,856 | Α | * | 12/2000 | Nagano 438/683 | | 6,204,105 | <b>B</b> 1 | * | 3/2001 | | ### OTHER PUBLICATIONS Stanley Rolf: "Silicon Processing for the VLSI Era, vol. 2: Process Integration," 1990, pp. 144-152, Lattice Press, Sunset Beach, California. ### \* cited by examiner Primary Examiner—Carl Whitehead, Jr. Assistant Examiner-Stephen W. Smoot (74) Attorney, Agent, or Firm-Foley & Lardner ### **ABSTRACT** A method of making a semiconductor device is provided. A polysilicon layer is formed over a substrate and a metal layer is formed on the polysilicon layer. The metal layer and the polysilicon layer are annealed to form a metal silicide layer on the polysilicon layer. The metal silicide layer is patterned and the polysilicon layer is then patterned using the patterned metal silicide layer as a mask. The patterned metal silicide and polysilicon layers may be used as a gate electrode of a MOSFET. ### 28 Claims, 5 Drawing Sheets U.S. Patent May 20, 2003 Sheet 1 of 5 US 6,566,214 B1 FIG. 1B PRIOR ART FIG. 1C PRIOR ART FIG. 1D PRIOR ART FIG. 1E PRIOR ART U.S. Patent May 20, 2003 Sheet 2 of 5 US 6,566,214 B1 FIG. 2C FIG. 2D FIG. 2E U.S. Patent May 20, 2003 Sheet 3 of 5 US 6,566,214 B1 FIG. 2F FIG. 2G FIG. 2H **FIG. 21** FIG. 2J # DOCKET A L A R M # Explore Litigation Insights Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things. # **Real-Time Litigation Alerts** Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend. Our comprehensive service means we can handle Federal, State, and Administrative courts across the country. ## **Advanced Docket Research** With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place. Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase. ### **Analytics At Your Fingertips** Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours. Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips. ### API Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps. ### **LAW FIRMS** Build custom dashboards for your attorneys and clients with live data direct from the court. Automate many repetitive legal tasks like conflict checks, document management, and marketing. ### **FINANCIAL INSTITUTIONS** Litigation and bankruptcy checks for companies and debtors. ### **E-DISCOVERY AND LEGAL VENDORS** Sync your system to PACER to automate legal marketing.