# UNITED STATES PATENT AND TRADEMARK OFFICE BEFORE THE PATENT TRIAL AND APPEAL BOARD

SAMSUNG ELECTRONICS CO., LTD.,
SAMSUNG ELECTRONICS AMERICA, INC., and QUALCOMM, INC.,
Petitioners

v.

DAEDALUS PRIME LLC, Patent Owner.

Case No. IPR2023-00567 U.S. Patent No. 10,049,080

PETITION FOR *INTER PARTES* REVIEW OF U.S. PATENT NO. 10,049,080



|       |                                         | P                                                                                                          | age |  |
|-------|-----------------------------------------|------------------------------------------------------------------------------------------------------------|-----|--|
| I.    | INTRODUCTION                            |                                                                                                            |     |  |
| II.   | MANDATORY NOTICES UNDER 37 C.F.R. §42.8 |                                                                                                            |     |  |
| III.  | GROUNDS FOR STANDING                    |                                                                                                            |     |  |
| IV.   | FEE                                     | AUTHORIZATION                                                                                              | 4   |  |
| V.    | PREC                                    | CISE RELIEF REQUESTED                                                                                      | 4   |  |
| VI.   | THE                                     | CHALLENGED PATENT                                                                                          | 5   |  |
| VII.  | PROS                                    | SECUTION HISTORY                                                                                           | 7   |  |
| VIII. | THE                                     | RE IS NO BASIS FOR DISCRETIONARY DENIAL                                                                    | 8   |  |
|       | A.                                      | Advanced Bionics Part I                                                                                    | 8   |  |
|       | B.                                      | Advanced Bionics Part II                                                                                   | 11  |  |
|       | C.                                      | Mathieson and Sutardja Render Claims 1, 4, 7-9, 12, 15-17, 20, and 23-24 Unpatentable                      | 12  |  |
| IX.   | LEV                                     | EL OF ORDINARY SKILL IN THE ART                                                                            | 13  |  |
| X.    | PRIC                                    | ORITY DATE                                                                                                 | 13  |  |
| XI.   | CLA                                     | IM CONSTRUCTION                                                                                            | 14  |  |
| XII.  | BRIE<br>REFI                            | EF DESCRIPTION OF THE APPLIED PRIOR ART ERENCES                                                            | 14  |  |
|       | A.                                      | Mathieson (Ex-1005)                                                                                        | 14  |  |
|       | B.                                      | Carmack (Ex-1006)                                                                                          | 15  |  |
|       | C.                                      | Sutardja (Ex-1007, Ex-1008)                                                                                | 17  |  |
|       | D.                                      | Rychlik (Ex-1009)                                                                                          | 17  |  |
| XIII. |                                         | AILED EXPLANATION OF THE UNPATENTABILITY UNDS                                                              | 19  |  |
|       | A.                                      | Ground 1: Claims 1-4, 7-12, 15-20, 23-24 Are Rendered Obvious By Sutardja (Ex-1007, Incorporating Ex-1008) | 19  |  |
|       |                                         | 1. Independent Claim 1                                                                                     |     |  |
|       |                                         | a. Element 1[preamble]: A multi-core processor comprising:                                                 | 19  |  |



(continued)

Page

|    | b.                                                                                                                                                                                                                                   | Element 1[a][i]: a first plurality of cores and a second plurality of cores that support a same instruction set,                                                                                                                                                                         |  |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    | c.                                                                                                                                                                                                                                   | Element 1[a][ii]: wherein the second plurality of cores consume less power, for a same applied operating frequency and supply voltage, than the first plurality of cores; and                                                                                                            |  |
|    | d.                                                                                                                                                                                                                                   | Element 1[b][i]: power management hardware to, from a state where the first plurality of cores and the second plurality of cores are enabled, disable all of the first plurality of cores for a drop in demand below a threshold without disabling any of the second plurality of cores, |  |
|    | e.                                                                                                                                                                                                                                   | Element 1[b][ii]: wherein an operating system to execute on the multi-core processor is to monitor a demand for the multi-core processor and control the power management hardware based on the demand                                                                                   |  |
| 2. | Dependent Claim 2: The multi-core processor of claim 1, wherein the second plurality of cores comprise logic gates that have narrower logic gate driver transistors than corresponding logic gates of the first plurality of cores33 |                                                                                                                                                                                                                                                                                          |  |
| 3. | Dependent Claim 3: The multi-core processor of claim 1, wherein the second plurality of cores comprise logic gates that consume less power than corresponding logic gates of the first plurality of cores.                           |                                                                                                                                                                                                                                                                                          |  |
| 1. | where<br>maxir<br>maxir                                                                                                                                                                                                              | ndent Claim 4: The multi-core processor of claim 1, ein the second plurality of cores each have a num operating frequency that is less than a num operating frequency of the first plurality of                                                                                          |  |
| 5. | where                                                                                                                                                                                                                                | ndent Claim 7: The multi-core processor of claim 1, ein the first plurality of cores are at a maximum ting frequency in the state                                                                                                                                                        |  |



(continued)

Page

| <ul> <li>a. Element 8[a]: the power management hardware is to enable all of the first plurality of cores for an increase in demand above the threshold without disabling any of the second plurality of cores,</li></ul> |    |                              |                                                                                                                                                                                                                                                                   |            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| to enable all of the first plurality of cores for an increase in demand above the threshold without disabling any of the second plurality of cores,                                                                      | 6. |                              |                                                                                                                                                                                                                                                                   |            |
| monitor a demand for the multi-core processor and control the power management hardware based on the demand                                                                                                              |    | a.                           | to enable all of the first plurality of cores for an increase in demand above the threshold without                                                                                                                                                               | 36         |
| <ul> <li>a. Element 9[preamble]: A method comprising:</li></ul>                                                                                                                                                          |    | b.                           | monitor a demand for the multi-core processor and control the power management hardware based on                                                                                                                                                                  | 39         |
| <ul> <li>b. Element 17[preamble]: A non-transitory machine readable medium containing program code that when processed by a machine causes a method to be performed, the method comprising:</li></ul>                    | 7. | Independent Claims 9 and 17: |                                                                                                                                                                                                                                                                   | 40         |
| readable medium containing program code that when processed by a machine causes a method to be performed, the method comprising:                                                                                         |    | a.                           | Element 9[preamble]: A method comprising:                                                                                                                                                                                                                         | 40         |
| core processor such that a first plurality of cores and a second plurality of cores execute a same instruction set,                                                                                                      |    | b.                           | readable medium containing program code that when processed by a machine causes a method to                                                                                                                                                                       | 40         |
| plurality of cores consume less power, for a same applied operating frequency and supply voltage, than the first plurality of cores; and                                                                                 |    | c.                           | core processor such that a first plurality of cores and a second plurality of cores execute a same                                                                                                                                                                | 40         |
| power management hardware, from a state where<br>the first plurality of cores and the second plurality                                                                                                                   |    | d.                           | plurality of cores consume less power, for a same applied operating frequency and supply voltage,                                                                                                                                                                 | 40         |
| cores for a drop in demand below a threshold without disabling any of the second plurality of                                                                                                                            |    | e.                           | power management hardware, from a state where<br>the first plurality of cores and the second plurality<br>of cores are enabled, all of the first plurality of<br>cores for a drop in demand below a threshold<br>without disabling any of the second plurality of | <i>Δ</i> 1 |



(continued)

Page

|     | f.                                                                                                                                                                                                                                                                                                            | Element 9[b][ii] and 17[b][ii]: wherein an operating system executing on the multi-core processor monitors a demand for the multi-core processor and controls the power management hardware based on the demand.  | .41 |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 8.  | Dependent Claims 10 and 18: The [method of claim 9/non-transitory machine readable medium of claim 17], wherein the operating of the second plurality of cores comprises driving logic gates that have narrower logic gate driver transistors than corresponding logic gates of the first plurality of cores. |                                                                                                                                                                                                                   |     |
| 9.  | Dependent Claims 11 and 19: The [method of claim 9/non-transitory machine readable medium of claim 17], wherein the operating of the second plurality of cores comprises driving logic gates that consume less power than corresponding logic gates of the first plurality of cores4                          |                                                                                                                                                                                                                   |     |
| 10. | Dependent Claims 12 and 20: The [method of claim 9/non-transitory machine readable medium of claim 17], wherein the operating comprises operating the second plurality of cores at a maximum operating frequency that is less than a maximum operating frequeny of the first plurality of cores.              |                                                                                                                                                                                                                   | .42 |
| 11. | Dependent Claims 15 and 23: The [method of claim 9/non-transitory machine readable medium of claim 17], wherein the operating comprises operating the first plurality of cores at a maximum operating frequency in the state                                                                                  |                                                                                                                                                                                                                   | .42 |
| 12. | Dependent Claims 16 and 24: The [method of claim 9/non-transitory machine readable medium of claim 17], further comprising                                                                                                                                                                                    |                                                                                                                                                                                                                   |     |
|     | a.                                                                                                                                                                                                                                                                                                            | Elements 16[a] and 24[a]: enabling, with the power management hardware, all of the first plurality of cores for an increase in demand above the threshold without disabling any of the second plurality of cores, | .42 |



# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

### **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

#### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

#### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

