# JEDEC STANDARD

# **FBDIMM:**

# **Advanced Memory Buffer (AMB)**

**JESD82-20** 

**SPECIAL DISCLAIMER:** JEDEC has received information that certain patents or patent applications may be relevant to this standard, and, <u>as of the publication date of this standard, no statements regarding an assurance or refusal to license such patents or patent applications have been provided.</u>

http://www.jedec.org/download/search/FBDIMM/Patents.xls

JEDEC does not make any determination as to the validity or relevancy of such patents or patent applications. Prospective users of the standard should act accordingly.

**MARCH 2007** 

### JEDEC SOLID STATE TECHNOLOGY ASSOCIATION







### NOTICE

JEDEC standards and publications contain material that has been prepared, reviewed, and approved through the JEDEC Board of Directors level and subsequently reviewed and approved by the JEDEC legal counsel.

JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally.

JEDEC standards and publications are adopted without regard to whether or not their adoption may involve patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications.

The information included in JEDEC standards and publications represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an ANSI standard.

No claims to be in conformance with this standard may be made unless all requirements stated in the standard are met.

Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or call (703) 907-7559 or www.jedec.org

Published by
©JEDEC Solid State Technology Association 2007
2500 Wilson Boulevard
Arlington, VA 22201-3834

This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agrees not to charge for or resell the resulting material.

PRICE: Please refer to the current
Catalog of JEDEC Engineering Standards and Publications online at
http://www.jedec.org/Catalog/catalog.cfm

Printed in the U.S.A. All rights reserved



PLEASE!

DON'T VIOLATE THE LAW!

This document is copyrighted by the JEDEC Solid State Technology Association and may not be reproduced without permission.

Organizations may obtain permission to reproduce a limited number of copies through entering into a license agreement. For information, contact:

JEDEC Solid State Technology Association 2500 Wilson Boulevard Arlington, Virginia 22201-3834 or call (703) 907-7559



# **Special Disclaimer**

JEDEC has received information that certain patents or patent applications may be relevant to this standard, and, <u>as of the publication date of this standard, no statements regarding an assurance or refusal to license such patents or patent applications have been provided.</u>

http://www.jedec.org/download/search/FBDIMM/Patents.xls

JEDEC does not make any determination as to the validity or relevancy of such patents or patent applications. Prospective users of the standard should act accordingly.



### **Table of Contents**

| Tabl | le of             | Conte                                                  | nts                                                                                                                 |                |
|------|-------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------|
| List | of Ta             | ables                                                  |                                                                                                                     | ۰۰۰۰۰۱         |
| List | of Fi             | gures.                                                 |                                                                                                                     | vi             |
| 1    | Introduction      |                                                        |                                                                                                                     |                |
|      | 1.1<br>1.2        | · · · · · · · · · · · · · · · · · · ·                  |                                                                                                                     | 1              |
|      | 1                 | 1.2.1<br>1.2.2<br>1.2.3<br>1.2.4                       | Advanced Memory Buffer  Transparent Mode for DRAM Test Support  Debug and Logic Analyzer Interface  DDR SDRAM       | 1<br>2         |
|      | 1.3<br>1.4        | Ad                                                     | vanced Memory Buffer Block Diagramerfaces  FBD High-Speed Differential Point-to-Point Link (at 1.5 V) Interfaces    | 2<br>4         |
|      |                   |                                                        | DDR2 Channel                                                                                                        | 2<br>5         |
| 2    | F                 | FBD Channel Interface                                  |                                                                                                                     |                |
|      | 2.1<br>2.2<br>2.3 | Advanced Memory Buffer Support for FBD Operating Modes |                                                                                                                     | 9              |
|      |                   | 2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br>2.3.5              | General Timeouts during TS0 Recalibrate state considerations Address Mapping of DDR Commands to DRAMs FBD L0s State | 9<br>9<br>9    |
|      | 2.4<br>2          |                                                        | liability, Availability, and Serviceability                                                                         | 12<br>12       |
|      | 2.5<br>2          | Ch<br>2.5.1<br>2.5.2                                   | annel Configuration                                                                                                 | 12<br>12<br>13 |
|      | 2.6<br>2.7        |                                                        | Lane to Lane Skew on a Channel  peater Mode  rformance  Idle Memory Read Latency                                    | 13<br>14       |
|      | 2.8<br>2          |                                                        | IB Components of Channel Latency  Command to Data Delay Calculation                                                 | 15<br>15       |
| 3    | [                 | DDR Interface                                          |                                                                                                                     | 19             |
|      |                   | Da<br>3.2.1                                            | vanced Memory Buffer DDR Interface Overviewta Mapping<br>Data Mask                                                  | 19<br>19       |
|      |                   | 3.3.1<br>3.3.2                                         | mmand / Address Outputs  CKE Output Control  Memory Controller / BIOS requirements                                  | 21<br>21       |
|      | 3.4               | DC                                                     | S IO and DM Outputs                                                                                                 | 21             |



# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

## **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

### **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

## **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

