

US007895587B2

## (12) United States Patent

#### Babaian et al.

#### (54) SINGLE-CHIP MULTIPROCESSOR WITH CLOCK CYCLE-PRECISE PROGRAM SCHEDULING OF PARALLEL EXECUTION

- Inventors: Boris A. Babaian, Moscow (RU); Yuli Kh. Sakhin, Moscow (RU); Vladimir Yu. Volkonskiy, Moscow (RU); Sergey A. Rozhkov, Moscow (RU); Vladimir V. Tikhorsky, Moscow (RU); Feodor A. Gruzdov, Moscow (RU); Leonid N. Nazarov, Moscow (RU); Mikhail L. Chudakov, Moscow (RU)
- (73) Assignee: Elbrus International, Moscow (RU)
- (\*) Notice: Subject to any disclaimer, the term of this patent is extended or adjusted under 35 U.S.C. 154(b) by 1202 days.
- (21) Appl. No.: 11/518,038
- (22) Filed: Sep. 8, 2006

#### (65) **Prior Publication Data**

US 2007/0006193 A1 Jan. 4, 2007

#### **Related U.S. Application Data**

- (62) Division of application No. 09/789,850, filed on Feb. 20, 2001, now Pat. No. 7,143,401.
- (60) Provisional application No. 60/183,176, filed on Feb. 17, 2000.
- (51) Int. Cl.

| G06F 9/45 | (2006.01) |  |
|-----------|-----------|--|
| G06F 9/30 | (2006.01) |  |

- (52) **U.S. Cl.** ...... **717/161**; 717/150; 717/153; 717/159; 712/220; 712/228
- (58) **Field of Classification Search** ...... None See application file for complete search history.

#### (56) References Cited

#### U.S. PATENT DOCUMENTS

4,414,624 A \* 11/1983 Summer et al. ..... 712/21

### (10) Patent No.: US 7,895,587 B2

#### (45) **Date of Patent:** Feb. 22, 2011

| 5,613,146 | Α  |   | 3/1997  | Gove et al.            |
|-----------|----|---|---------|------------------------|
| 5,761,516 | Α  | * | 6/1998  | Rostoker et al 710/260 |
| 5,913,925 | Α  | * | 6/1999  | Kahle et al 712/206    |
| 6,058,465 | Α  | * | 5/2000  | Nguyen 712/7           |
| 6,282,583 | B1 | * | 8/2001  | Pincus et al 713/375   |
| 6,347,344 | B1 | * | 2/2002  | Baker et al 710/20     |
| 6,360,243 | B1 | * | 3/2002  | Lindsley et al 718/103 |
| 7,143,401 | B2 |   | 11/2006 | Babaian et al.         |

#### OTHER PUBLICATIONS

Soohng et al., "Across Multiple Superscalar Processors on a Single Chip", Nov. 1997, Proceedings of PACT'97, pp. 1-10.\*

Gupta et al., "The Design of RISC based Multiprocessor Chip", 1990, Preceedings of the 1990 conference on Supercomputing, pp. 920-929.\*

Gupta et al., "The Design of RISC based Multiprocessor Chip", 1990, Proceedings of the 1990 conference on Supercomputing, p. 920-929. Soohong et al., "Across Multiple Superscalar Processors on a Single Chip", Nov. 1997, Proceedings of PACT'97, pp. 1-10.

\* cited by examiner

Primary Examiner-Tuan Q Dam

Assistant Examiner—Isaac T Tecklu

(74) Attorney, Agent, or Firm—Kilpatrick Townsend & Stockton LLP

#### (57) **ABSTRACT**

A single-chip multiprocessor system and operation method of this system based on a static macro-scheduling of parallel streams for multiprocessor parallel execution. The singlechip multiprocessor system has buses for direct exchange between the processor register files and access to their store addresses and data. Each explicit parallelism architecture processor of this system has an interprocessor interface providing the synchronization signals exchange, data exchange at the register file level and access to store addresses and data of other processors. The single-chip multiprocessor system uses ILP to increase the performance. Synchronization of the streams parallel execution is ensured using special operations setting a sequence of streams and stream fragments execution prescribed by the program algorithm.

#### 17 Claims, 12 Drawing Sheets



GANAGINIC 1055

Α







Fig. 2

Find authenticated court documents without watermarks at docketalarm.com.



Fig. 3

**DOCKET A L A R M** Find authenticated court documents without watermarks at <u>docketalarm.com</u>.





Fig. 5

# DOCKET



# Explore Litigation Insights

Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

# **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

## API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

### LAW FIRMS

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

## **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

## **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

