| UNITED STATES PATENT AND TRADEMARK OFFICE | |----------------------------------------------------------------------------------------| | BEFORE THE PATENT TRIAL AND APPEAL BOARD | | MICRON TECHNOLOGY, INC., Petitioner | | V. | | VERVAIN, LLC, Patent Owner | | Case No.: IPR2021-01550 U.S. Patent No. 10,950,300 Original Issue Date: March 16, 2021 | | LIFETIME MIXED LEVEL NON-VOLATILE MEMORY SYSTEM | **DECLARATION OF DR. DAVID LIU** Title: | | | | TABLE OF CONTENTS | <u>Page</u> | | | | |-------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------|--|--|--| | I. | INTE | TRODUCTION | | | | | | | II. | EDUCATION BACKGROUND, PROFESSIONAL EXPERIENCE, AND OTHER QUALIFICATIONS | | | | | | | | III. | ASSI | GNM | ENT AND MATERIALS CONSIDERED | 11 | | | | | IV. | UND | UNDERSTANDING OF THE LAW | | | | | | | V. | LEV | LEVEL OF SKILL IN THE ART | | | | | | | VI. | THE 300 PATENT'S EFFECTIVE FILING DATE | | | | | | | | VII. | THE | 300 P | ATENT | 19 | | | | | | A. | Tech | nological Background | 19 | | | | | | | 1. | Volatile, Non-volatile, and Flash Memory | 19 | | | | | | | 2. | Programming Flash, and SLC and MLC Flash Memory Cells | y | | | | | | | 3. | Flash Architecture | | | | | | | | 4. | Caching | | | | | | | | 5. | Logical Addresses, Physical Addresses, Bad Block<br>Replacement, and Wear Leveling | 27 | | | | | | | 6. | Flash Translation Layer ("FTL") | | | | | | | | 7. | Speed and Durability Considerations for MLC and SLCCells | C | | | | | | | 8. | Data Integrity Tests | 41 | | | | | | B. | Summary of the 300 Patent's Disclosure | | | | | | | | C. | The 300 Patent's Prosecution History | | | | | | | VIII. | CLAIM CONSTRUCTION | | | | | | | | | A. | A. "data integrity test" (claims 1 and 12) | | | | | | | | B. | B. "comparing the stored data to the retained data in the random access volatile memory" (claims 1 and 12) | | | | | | | | C. | "periodically" | | | | | | | | D | Other Terms | | | | | | | IX. | HOW | THE | CHAI | LENGED CLAIMS ARE UNPATENTABLE | 54 | |-----|-----|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | | A. | Prior | Art O | verview | 54 | | | | 1. | Dusij | a | 54 | | | | 2. | | dja | | | | В. | | | Ousija In View Of The Knowledge Of A POSA vious Claims 1-9 And 11-12 | 59 | | | | 1. | | ı 1 | | | | | | a. | [1.PRE] "A system for storing data comprising:" | 59 | | | | | b. | [1.A.1] "memory space containing volatile memory space and nonvolatile memory space;" | 60 | | | | | c. | [1.A.2] "wherein the nonvolatile memory space includes both multilevel cell (MLC) memory space and single level cell (SLC) memory space;" | 66 | | | | | d. | [1.B] "at least one controller to operate memory elements and associated memory space;" | 68 | | | | | e. | [1.C] "at least one MLC nonvolatile memory element that can be mapped into the MLC memory space;" | 70 | | | | | f. | [1.D] "at least one SLC nonvolatile memory element that can be mapped into the SLC memory space;" | 74 | | | | | g. | [1.E] "at least one random access volatile memory;" | 75 | | | | | h. | [1.F] "an FTL flash translation layer, wherein the at least one controller, or FTL, or a combination of both maintain an address table in one or more of the memory elements and random access volatile memory" | 76 | | | | | | i. | [1.G.1] "the controller controlling access of the MLC and SLC nonvolatile memory elements and the random access volatile memory for storage of | | j. | [1.G.2] "the controller, in at least a Write access operation to the MLC nonvolatile memory element, operable to store data in the MLC nonvolatile memory element and retain such stored data in the random access volatile memory;"82 | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | k. | [1.H] "the controller performing a data integrity test on stored data in the MLC nonvolatile memory element after at least a Write access operation performed thereon by comparing the stored data to the retained data in the random access volatile memory;" | | 1. | [1.I] "wherein the address table maps logical and physical addresses adaptable to the system, wherein the mapping is performed as necessitated by the system to maximize lifetime, and wherein the mapping maps blocks, pages, or bytes of data in either volaile or nonvolatile, or both, memories; and" | | m. | [1.J] "wherein a failure of the data integrity test performed by the controller results in a remapping of the address space to a different physical range of addresses and transfer of data corresponding to the stored data to those remapped physical addresses from those determined to have failed the data integrity test to achieve enhanced endurance."88 | | transl | ation layer is a software module, or a firmware le containing software updates."91 | | the ra | n 3: "The system of claim 1, wherein at least one of andom access volatile memory or the MLC and SLC platile memory elements are embedded in the at one controller." | | SLC 1 | n 4: "The system of claim 1, wherein the MLC and nonvolatile memory elements comprise flash ory." | 2. 3. 4. | 5. | Claim 5: "The system of claim 1, wherein the random access volatile memory is dynamic random access memory." | | | | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|--| | 6. | Claim 6: "The system of claim 1, wherein the random access volatile memory is static random access memory." | | | | | | | 7. | Claim 7: "The system of claim 1, wherein the controller, upon detection of a failure of the data integrity test, remaps the data to the SLC nonvolatile memory element." | | | | | | | 8. | Claim 8: "The system of claim 7, wherein the SLC memory element has a higher endurance than the MLC memory element." | | | | | | | 9. | Claim 9: "The system of claim 1, wherein the MLC is a multilevel cell, wherein the multilevel cell stores at least 2 bits per cell." | | | | | | | 10. | Claim 11: "The system of claim 1 wherein the MLC allows a single cell to store multiple bits." | | | | | | | 11. | Claim 12: | | | | | | | | a. | [12.PRE] "A system for storing data comprising:" | 96 | | | | | | b. | [12.A] "memory space containing volatile memory space and nonvolatile memory space, wherein the nonvolatile memory space includes both multilevel cell (MLC) space and single level cell (SLC) | | | | | | | | space;" | 96 | | | | | | c. | [12.B] "at least one controller to operate memory elements and associated memory space, and to maintain an address table in one or more of the memory elements;" | 96 | | | | | | d. | [12.C] "at least one MLC nonvolatile memory element that can be mapped into the nonvolatile memory space;" | 97 | | | | | | e. | [12.D] "at least one SLC nonvolatile memory element that can be mapped into the nonvolatile memory space;" | 97 | | | | # DOCKET A L A R M # Explore Litigation Insights Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things. ## **Real-Time Litigation Alerts** Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend. Our comprehensive service means we can handle Federal, State, and Administrative courts across the country. ## **Advanced Docket Research** With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place. Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase. ### **Analytics At Your Fingertips** Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours. Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips. #### API Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps. #### **LAW FIRMS** Build custom dashboards for your attorneys and clients with live data direct from the court. Automate many repetitive legal tasks like conflict checks, document management, and marketing. #### **FINANCIAL INSTITUTIONS** Litigation and bankruptcy checks for companies and debtors. ### **E-DISCOVERY AND LEGAL VENDORS** Sync your system to PACER to automate legal marketing.