# UNITED STATES PATENT AND TRADEMARK OFFICE BEFORE THE PATENT TRIAL AND APPEAL BOARD

MICRON TECHNOLOGY, INC., Petitioner,

V.

VERVAIN, LLC, Patent Owner.

IPR2021-01550 U.S. Patent No. 10,950,300

DECLARATION OF SUNIL P. KHATRI IN SUPPORT OF PATENT OWNER'S RESPONSE



Declaration of Sunil P. Khatri, Ph. D. IPR2021-01550 U.S. Patent No. 10,950,300

# TABLE OF CONTENTS

| I.    | INTR                                          | RODUCTION                                                                                                     |    |  |  |
|-------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------|----|--|--|
| II.   | BAC                                           | BACKGROUND AND QUALIFICATIONS                                                                                 |    |  |  |
| III.  | SCOI<br>CON                                   | OPE OF ASSIGNMENT AND MATERIALS NSIDERED                                                                      |    |  |  |
| IV.   | PERS                                          | SON OF ORDINARY SKILL IN THE ART                                                                              | 13 |  |  |
| V.    | GENERAL BACKGROUND OF THE RELEVANT TECHNOLOGY |                                                                                                               |    |  |  |
|       | A.                                            | SLC and MLC Flash                                                                                             | 17 |  |  |
|       | B.                                            | Address Table                                                                                                 | 19 |  |  |
|       | C.                                            | Data Integrity Tests                                                                                          | 20 |  |  |
|       | D.                                            | Hot and Cold Data                                                                                             | 20 |  |  |
| VI.   | THE                                           | '300 PATENT                                                                                                   | 21 |  |  |
| VII.  | CLAIM CONSTRUCTION                            |                                                                                                               |    |  |  |
|       | A.                                            | "data integrity test" (claims 1 and 12)                                                                       | 22 |  |  |
|       | B.                                            | "comparing the stored data to the retained data in<br>the random access volatile memory" (claims 1 and<br>12) | 23 |  |  |
|       | C.                                            | "periodically" (claim 10)                                                                                     |    |  |  |
| VIII. | OVERVIEW OF THE PRIOR ART                     |                                                                                                               |    |  |  |
|       | A. Dusija (Ex. 1010)                          |                                                                                                               |    |  |  |
|       | B.                                            | Paley (Ex. 1028)                                                                                              | 33 |  |  |



Declaration of Sunil P. Khatri, Ph. D. IPR2021-01550 U.S. Patent No. 10,950,300

| A.  | Independent Claims 1 and 12 |                                                                                                                                                                                                                                                                            |    |
|-----|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|     | 1.                          | Limitation [1.E] ("at least one random access volatile memory")                                                                                                                                                                                                            | 37 |
|     | 2.                          | Limitation [1.G.2] ("the controller, in at least a Write access operation to the MLC nonvolatile memory element, operable to store data in the MLC nonvolatile memory element and retain such stored data in the random access volatile memory")                           | 51 |
|     | 3.                          | Limitation [1.H] ("the controller performing a data integrity test on stored data in the MLC nonvolatile memory element after at least a Write access operation performed thereon by comparing the stored data to the retained data in the random access volatile memory") | 57 |
|     | 4.                          | Claim 12                                                                                                                                                                                                                                                                   | 63 |
| B.  | Clair                       | ns 2-9 and 11                                                                                                                                                                                                                                                              | 63 |
| C.  | Clair                       | n 10                                                                                                                                                                                                                                                                       | 64 |
| COI | CONCLUSION                  |                                                                                                                                                                                                                                                                            |    |



### DECLARATION OF SUNIL P. KHATRI, PH. D

I, Sunil P. Khatri, do hereby declare as follows:

#### I. INTRODUCTION

- 1. I have been retained on behalf of Vervain, LLC ("Vervain"), and its counsel, McKool Smith, P.C., as an expert in this proceeding. I am personally knowledgeable about the matters stated herein and am competent to make this declaration.
- 2. I understand that Vervain will submit this Declaration in connection with the Patent Owner's Response in IPR2021-01550, which I have been informed is an *inter partes* review (IPR) proceeding challenging the patentability of certain claims of U.S. Patent No. 10,950,300 ("the '300 patent" or "the challenged patent").
- 3. I receive compensation at an hourly rate of \$700 per hour for my time working on this matter, plus expenses. I have no financial interest in Vervain or in the patents involved in this litigation, and my compensation is not dependent on the outcome of this litigation. The conclusions I present are due to my own judgment.

### II. BACKGROUND AND QUALIFICATIONS

4. I have over thirty-five years of experience with electronics, electrical engineering, and computer engineering. A copy of my latest curriculum vitae (CV), which I understand was submitted previously as part of my prior declaration in this



Declaration of Sunil P. Khatri, Ph. D. IPR2021-01550

U.S. Patent No. 10,950,300

proceeding (Exhibit 2001, Appendix A), provides further details regarding my background and qualifications. During my career, I have acquired extensive knowledge and experience with VLSI circuits, computer architecture, testing, computer-aided design (CAD) algorithms and algorithm acceleration, logic synthesis, semiconductor memory, redundancy, synchronous and asynchronous circuits, and related software and hardware topics. Most relevant to the challenged patents, my technical expertise includes extensive work with semiconductor memory devices such as DRAM, SRAM and flash. My work with semiconductor memory devices has included work on 3D integration and novel ring-based memory architectures, power and speed tradeoffs using selective body bias, architectures and circuit approaches for processing-in-memory, radiation hardening analysis for memories, the use of flash transistors for designing logic circuits (such as ternary Content-addressable Memories (CAMs), Field Programmable Gate Arrays (FPGAs), convolutional neural networks (CNNs) for machine learning (ML), low drop-out (LDO) voltage regulators, digital to analog converters (DACs), and traditional binary-valued as well as ternary-valued general-purpose digital logic), and clocking and source-synchronous design. I recently was awarded a research grant by the Air Force Research Laboratory (AFRL) in Rome, NY, to conduct research in secure digital circuits using flash-based digital design approaches.



# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

# **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

## **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

#### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

#### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

