### UNITED STATES PATENT AND TRADEMARK OFFICE

# BEFORE THE PATENT TRIAL AND APPEAL BOARD

MICRON TECHNOLOGY, INC., Petitioner,

v.

VERVAIN, LLC, Patent Owner.

IPR2021-01547 U.S. Patent No. 8,891,298

IPR2021-01548 U.S. Patent No. 9,196,385

IPR2021-01550 U.S. Patent No. 10,950,300

# **DECLARATION OF SUNIL P. KHATRI**

**DOCKET A L A R M** Find authenticated court documents without watermarks at <u>docketalarm.com</u>.

# **TABLE OF CONTENTS**

| I.    | INTRODUCTION                                   |                                          |   |
|-------|------------------------------------------------|------------------------------------------|---|
| II.   | BACKGROUND AND QUALIFICATIONS1                 |                                          |   |
| III.  | SCOPE OF ASSIGNMENT AND MATERIALS CONSIDERED10 |                                          | 0 |
| IV.   | PERSON OF ORDINARY SKILL IN THE ART12          |                                          |   |
| V.    |                                                | RAL BACKGROUND OF THE RELEVANT<br>NOLOGY | 3 |
|       | A.                                             | SLC and MLC Flash1                       | 6 |
|       | B.                                             | Address Table1                           | 7 |
|       | C.                                             | Data Integrity Tests1                    | 8 |
|       | D.                                             | Hot and Cold Data1                       | 8 |
| VI.   | THE I                                          | PATENTS-IN-SUIT1                         | 8 |
| VII.  | TECHNICAL OPINIONS                             |                                          | 0 |
| VIII. | CONCLUSION                                     |                                          |   |

### **DECLARATION OF SUNIL P. KHATRI, PH. D**

I, Sunil P. Khatri, do hereby declare as follows:

### I. INTRODUCTION

1. I have been retained on behalf of Vervain, LLC ("Vervain"), and its counsel, McKool Smith, P.C., as an expert in this proceeding. I am personally knowledgeable about the matters stated herein and am competent to make this declaration.

2. I understand that Vervain will submit this Declaration in connection with their Patent Owner's Preliminary Response in Micron's petitions for inter partes review, Nos. IPR2021-01547, -01548, and -01550.

3. I receive compensation at an hourly rate of \$700 per hour for my time working on this matter, plus expenses. I have no financial interest in Vervain or in the patents involved in this litigation, and my compensation is not dependent on the outcome of this litigation. The conclusions I present are due to my own judgment.

## II. BACKGROUND AND QUALIFICATIONS

4. I have over thirty-five years of experience with electronics, electrical engineering, and computer engineering. A copy of my latest curriculum vitae (CV) is attached hereto as Appendix A and provides further details regarding my background and qualifications. During my career, I have acquired extensive knowledge and experience with VLSI circuits, computer architecture, testing,

computer-aided design (CAD) algorithms and algorithm acceleration, logic synthesis, semiconductor memory, redundancy, synchronous and asynchronous circuits, and related software and hardware topics. Most relevant to the challenged patents, my technical expertise includes extensive work with semiconductor memory devices such as DRAM, SRAM and flash. My work with semiconductor memory devices has included work on 3D integration and novel ring-based memory architectures, power and speed tradeoffs using selective body bias, architectures and circuit approaches for processing-in-memory, radiation hardening analysis for memories, the use of flash transistors for designing logic circuits (such as ternary Content-addressable Memories (CAMs), Field Programmable Gate Arrays (FPGAs), and traditional binary-valued as well as ternary-valued digital logic), and clocking and source-synchronous design. I recently was awarded a research grant by the Air Force Research Laboratory (AFRL) in Rome, NY, to conduct research in secure digital circuits using flash-based digital design approaches. Additionally, I will be submitting a book chapter on the use of flash transistors in novel Very Large Scale Integrated (VLSI) design applications. My MS thesis involved designing a memory interface for a multi-threaded Reduced Instruction Set Computing (RISC) microprocessor.

5. The following describes some of my relevant experience. I earned my Bachelor of Science in Electrical Engineering in 1987 from the Indian Institute of

Technology, Kanpur, India. After graduating with my B.S. degree, I was a candidate for a Master of Science degree in Electrical and Computer Engineering at the University of Texas from 1987–89. At the University of Texas, I held the Microelectronics and Computer Development (MCD) Fellowship from 1987–89. I also conducted my M.S. research and wrote my thesis on the design of the METRIC memory interface and memory system. METRIC was one of the first super-scalar processors that was developed in the world. I earned an M.S. degree in 1989 from the University of Texas, Austin.

6. After leaving the University of Texas, I worked at Motorola Inc. from 1989–93 as a design engineer for the MC88110 reduced instruction set computing (RISC) microprocessor team. My duties included the design of digital and analog circuitry, test logic and circuits, JTAG boundary scan design, input/output driver design, and clock phase-locked loop (PLL) logic. During my time at Motorola, I was independently responsible for the design of the factory test controller of the MC88110 microprocessor. I performed all attendant tasks in a "vertical" VLSI design methodology, which included high-level modeling, circuit and layout design and verification, as well as global and detailed routing. I also helped in the design of the Translation Lookaside Buffer (TLB) unit, which included a static random-access memory (SRAM) block.

# DOCKET A L A R M



# Explore Litigation Insights

Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time alerts** and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

# **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

# **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

# API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

### LAW FIRMS

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

### FINANCIAL INSTITUTIONS

Litigation and bankruptcy checks for companies and debtors.

# E-DISCOVERY AND LEGAL VENDORS

Sync your system to PACER to automate legal marketing.