| DEEODE | THE PATENT TRIAL AND APPEAL BOARD      |
|--------|----------------------------------------|
| DEFUKE | THE FATENT TRIAL AND AFFEAL BOARD      |
|        |                                        |
|        | MICRON TECHNOLOGY, INC.,               |
|        | Petitioner                             |
|        | V.                                     |
|        | •                                      |
|        | VERVAIN,LLC,                           |
|        | Patent Owner                           |
|        |                                        |
|        |                                        |
|        | Case No.: IPR2021-01547                |
|        | U.S. Patent No. 8,891,298              |
|        | Original Issue Date: November 18, 2014 |

**DECLARATION OF DR. DAVID LIU** 



|       |                                                                         |                                           | TABLE OF CONTENTS                                                                  | <b>Page</b> |
|-------|-------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------|-------------|
| I.    | INTRODUCTION                                                            |                                           |                                                                                    |             |
| II.   | EDUCATION BACKGROUND, PROFESSIONAL EXPERIENCE, AND OTHER QUALIFICATIONS |                                           |                                                                                    |             |
| III.  | ASSIGNMENT AND MATERIALS CONSIDERED                                     |                                           |                                                                                    |             |
| IV.   | UNDERSTANDING OF THE LAW                                                |                                           |                                                                                    |             |
| V.    | LEVEL OF SKILL IN THE ART                                               |                                           |                                                                                    |             |
| VI.   | THE 298 PATENT'S EFFECTIVE FILING DATE                                  |                                           |                                                                                    |             |
| VII.  | THE                                                                     | 298 F                                     | PATENT                                                                             | 17          |
|       | A.                                                                      | Tecl                                      | nnological Background                                                              | 17          |
|       |                                                                         | 1.                                        | Volatile, Non-volatile, and Flash Memory                                           |             |
|       |                                                                         | 2.                                        | SLC and MLC Flash Memory Cells                                                     | 20          |
|       |                                                                         | 3.                                        | Flash Architecture                                                                 | 21          |
|       |                                                                         | 4.                                        | Logical Addresses, Physical Addresses, Bad Block<br>Replacement, and Wear Leveling | 24          |
|       |                                                                         | 5.                                        | Caching                                                                            | 32          |
|       |                                                                         | 6.                                        | Speed and Durability Considerations for MLC and SI Cells                           |             |
|       |                                                                         | 7.                                        | Data Integrity Tests                                                               | 34          |
|       | B.                                                                      | 3. Summary of the 298 Patent's Disclosure |                                                                                    | 35          |
|       | C. The 298 Patent's Prosecution History                                 |                                           | 37                                                                                 |             |
| VIII. | CLAIM CONSTRUCTION                                                      |                                           |                                                                                    | 37          |
|       | A.                                                                      | "dat                                      | a integrity test" (claim 1)                                                        | 39          |
|       | B.                                                                      | "on                                       | a periodic basis" (claim 11)                                                       | 40          |
|       | C.                                                                      | Othe                                      | er Terms                                                                           | 40          |
| IX.   | HOV                                                                     | V THE                                     | E CHALLENGED CLAIMS ARE UNPATENTABLE                                               | 41          |
|       | A.                                                                      | Prio                                      | r Art Overview                                                                     | 41          |
|       |                                                                         | 1.                                        | Dusija                                                                             | 41          |
|       |                                                                         | 2                                         | Sutardia                                                                           | 11          |

|    | 3.   | Mosł                                                                                                           | nayedi                                                                                                                                         | 45         |
|----|------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------|
|    | 4.   | Li                                                                                                             |                                                                                                                                                | 46         |
| В. | A PC | SA R                                                                                                           | Ousija And Sutardja In View Of The Knowledge Of<br>enders Obvious Claims 1-5 And 11 Of The 298                                                 | 46         |
|    | 2.   | Clain                                                                                                          | m 2: "The system of claim 1, wherein the minimum ta of addresses is equal to one block."                                                       |            |
|    | 3.   |                                                                                                                | m 3: "The system of claim 1, wherein the minimum ta of addresses is equal to one page."                                                        | 72         |
|    | 4.   |                                                                                                                | n 4: "The system of claim 1, wherein the MLC non-<br>ile memory module is NAND flash memory."                                                  | 73         |
|    | 5.   |                                                                                                                | n 5: "The system of claim 1, wherein the SLC non-<br>ile memory module is NAND flash memory."                                                  | 74         |
|    | 6.   | Claim 11: "The system of claim 1, wherein the controller causes the transfer of content on a periodic basis."  |                                                                                                                                                |            |
|    | 7.   | Moti                                                                                                           | vation to Combine                                                                                                                              | 76         |
| C. |      | and 2: Dusija, Sutardja, And Li In View Of The Knowledge<br>POSA Renders Obvious Claims 8-9 Of The 298 Patent8 |                                                                                                                                                |            |
| D. | Of A | POSA                                                                                                           | Moshayedi In View Of Dusija And The Knowledge<br>A Render Obvious Claims 1-5 And 11 Of The 298                                                 | <b>Q</b> 2 |
|    | 1.   |                                                                                                                | n 1                                                                                                                                            |            |
|    | 1.   |                                                                                                                |                                                                                                                                                |            |
|    |      | a.                                                                                                             | [1.PRE] "A system for storing data comprising:"                                                                                                | 82         |
|    |      | b.                                                                                                             | [1.A] "at least one MLC non-volatile memory module comprising a plurality of individually erasable blocks;"                                    | 83         |
|    |      | c.                                                                                                             | [1.B] "at least one SLC non-volatile memory module comprising a plurality of individually erasable blocks; and"                                | 85         |
|    |      | d.                                                                                                             | [1.C] "a controller coupled to the at least one MLC non-volatile memory module and the at least one SLC non-volatile memory module wherein the | -          |
|    |      |                                                                                                                | controller is adopted to:"                                                                                                                     | Ω7         |



| e.                                                                                                    | [1.D] "maintain an address map of at least one of the MLC and SLC non-volatile memory modules, the address map comprising a list of logical address ranges accessible by a computer system, the list of logical address ranges having a minimum quanta of addresses, wherein each entry in the list of logical address ranges maps to a similar range of physical addresses within either the at least one SLC non-volatile memory module or within the at least one MLC non-volatile memory module;" |  |  |  |
|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| f.                                                                                                    | [1.E] "determine if a range of addresses listed by an entry and mapped to a similar range of physical addresses within the at least one MLC non-volatile memory module, fails a data integrity test, and, in the event of such a failure, the controller remaps the entry to the next available equivalent range of physical addresses within the at least one SLC non-volatile memory module;"                                                                                                       |  |  |  |
| g.                                                                                                    | [1.F] "determine which of the blocks of the plurality of the blocks in the MLC and SLC nonvolatile memory modules are accessed most frequently by maintaining a count of the number of times each one of the blocks is accessed"93                                                                                                                                                                                                                                                                    |  |  |  |
| h.                                                                                                    | [1.G] "allocate those blocks that receive the most frequent writes by transferring the respective contents of those blocks to the at least one SLC non-volatile memory module;"                                                                                                                                                                                                                                                                                                                       |  |  |  |
|                                                                                                       | n 2: "The system of claim 1, wherein the minimum ta of addresses is equal to one block."101                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|                                                                                                       | a 3: "The system of claim 1, wherein the minimum ta of addresses is equal to one page."101                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                       | n 4: "The system of claim 1, wherein the MLC non-<br>ile memory module is NAND flash memory."103                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Claim 5: "The system of claim 1, wherein the SLC non-volatile memory module is NAND flash memory."103 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |



2.

3.

4.

5.

|    |      | 6.                            | Claim 11: "The system of claim 1, wherein the controller causes the transfer of content on a periodic basis."    | 103 |
|----|------|-------------------------------|------------------------------------------------------------------------------------------------------------------|-----|
|    |      | 7.                            | Motivation to Combine                                                                                            | 105 |
|    | Е.   | Know                          | nd 4: Moshayedi In View Of Dusija, Sutardja And The<br>vledge Of A POSA Renders Obvious Claim 11 Of The 298<br>t | 108 |
|    |      | 1.                            | Claim 11: "The system of claim 1, wherein the controller causes the transfer of content on a periodic basis."    | 109 |
|    |      | 2.                            | Motivation to Combine                                                                                            | 110 |
|    | F.   | Know                          | nd 5: Moshayedi, Dusija, And Li In View Of The vledge Of A POSA Renders Obvious Claims 8-9 Of The vatent         | 112 |
| X. | OBJE | ECTIV                         | E INDICIA OF NON-OBVIOUSNESS                                                                                     | 114 |
| VI | DECI | $\Lambda D \Lambda^{\dagger}$ | TION                                                                                                             | 115 |



# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

## **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

### **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

#### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

