

# **Understanding Burst Modes in Synchronous SRAMs**

## Introduction

With the addition of the clock, synchronous SRAMs are able to provide several features that are not possible with asynchronous SRAMs. These include:

- · Controlled timings on outputs
- Different write modes (ADSP/ADSC)
- Reading multiple locations using a single address using Burst modes

One of the more useful features of synchronous SRAMs is the burst mode. This application note discusses the different burst modes on synchronous SRAMs.

#### What is a Burst Mode?

Synchronous SRAMs are able to provide data from multiple address locations with the association of a single address. The advantage of this operation is that, by providing a single address, data from four locations can be obtained, thereby reducing the activity on the address bus.

Figure 1 shows the signals associated with the burst feature.



#### Figure 1. Key Signals for Burst Feature on Typical SRAMs

Table 1 provides the definitions for the signals shown in *Figure* 1.

#### Function

RM

On the rising edge of the clock, the address and control pins are latched into the SRAM. All accesses for standard synchronous SRAMs are initiated the same way. Depending on the control signals, a read or write transaction is initiated. On the next rising edge of the clock, the ADV pin is sampled. If ADV is sampled active LOW, a burst access is initiated and the SRAM continues the present operation with an address obtained from the internal counter. The burst continues until

#### Table 1. Definition of Signals

| Pin     | Definition                                                                                                                                                                                                                     |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address | Address Inputs used to select one of the ad-<br>dress locations in the SRAM. Sampled at the<br>rising edge of the CLK if ADSP or ADSC is<br>active LOW, and CE is sampled active. A[1:0]<br>feed the 2-bit counter.            |
| CLK     | Clock Input. Used to capture all synchronous<br>inputs to the device. Also used to increment<br>the burst counter when ADV is asserted<br>LOW, during a burst operation.                                                       |
| ADV     | Advance Input signal, sampled on the rising<br>edge of CLK. When asserted, it automatical-<br>ly increments the address in a burst cycle.                                                                                      |
| Mode    | Selects burst order. When tied to GND se-<br>lects linear burst sequence. When tied HIGH<br>or left floating selects interleaved burst se-<br>quence. This is a strap pin and should remain<br>static during device operation. |

the advance pin is HIGH, or a new cycle is started. If the  $\overline{\text{ADV}}$  is asserted sufficiently, the SRAM will wrap around to the originally accessed address location. This is a result of a 2-bit burst counter that can access four address locations.

The Mode pin controls the order or sequence of the burst. Currently, two popular different burst sequences are available. Both of them are described below.



Figure 2. Burst Mode Address Update

#### Linear Burst

If the Mode pin is tied LOW, the device operates in the linear method of operation. In the Linear Burst mode of operation, the internal counter counts in a linear fashion up from the present value with A1 and A0 being the LSBs. This is shown in the table below.

Cypress Semiconductor Corporation • 3901 North First Street • San Jose • CA 95134 • 408-943-2600 June 30, 1999

[+] Feedback



|                   | Case 1 |    | Case 2 |    | Case 3 |    | Case 4 |    |
|-------------------|--------|----|--------|----|--------|----|--------|----|
|                   | A1     | A0 | A1     | A0 | A1     | A0 | A1     | A0 |
| First<br>Address  | 0      | 0  | 0      | 1  | 1      | 0  | 1      | 1  |
| Second<br>Address | 0      | 1  | 1      | 0  | 1      | 1  | 0      | 0  |
| Third<br>Address  | 1      | 0  | 1      | 1  | 0      | 0  | 0      | 1  |
| Fourth<br>Address | 1      | 1  | 0      | 0  | 0      | 1  | 1      | 0  |

From an implementation standpoint, this is a simple 2-bit counter.

#### **Interleaved Burst**

DOCKE

RM

If the Mode pin is tied HIGH, the device operates in the interleaved method of operation.

In the Interleaved Burst mode of operation, the internal counter behaves a bit differently. The sequence in the interleaved burst is determined by the first address. The sequence is shown below.

|                   | Case 1 |    | Case 2 |    | Case 3 |    | Case 4 |    |
|-------------------|--------|----|--------|----|--------|----|--------|----|
|                   | A1     | A0 | A1     | A0 | A1     | A0 | A1     | A0 |
| First<br>Address  | 0      | 0  | 0      | 1  | 1      | 0  | 1      | 1  |
| Second<br>Address | 0      | 1  | 0      | 0  | 1      | 1  | 1      | 0  |
| Third<br>Address  | 1      | 0  | 1      | 1  | 0      | 0  | 0      | 1  |
| Fourth<br>Address | 1      | 1  | 1      | 0  | 0      | 1  | 0      | 0  |

From an implementation stand point, this is a 2-bit counter with some added logic as shown in *Figure 3*. The 2-bit counter is reset on every new address cycle and A0/A1 are the bits latched from the start of the cycle. The Interleaved Burst order is especially popular with Intel-based systems.



# Figure 3. Implementation to Generate the Interleaved Burst Sequence.

## Conclusion

In terms of general operation, one method of burst does not have any significant advantages over the other. Different processors support different kinds of bursts. Intel processors support the interleaved burst scheme, while the Power PC microprocessors support the linear burst mode of operation.

Burst Modes in Synchronous SRAMs can be very useful. The advantages are:

- Reduced activity on the address bus (four memory locations accessed with a single address)
- Address generation to the SRAM allowing the controller to perform other functions
- More reliable since the address location is generated inside the SRAM.

© Cypress Semiconductor Corporation, 1999. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.

Find authenticated court documents without watermarks at docketalarm.com.