#### IN THE UNITED STATES DISTRICT COURT FOR THE WESTERN DISTRICT OF TEXAS WACO DIVISION

JOLED INC.,

Plaintiff,

v.

SAMSUNG ELECTRONICS AMERICA, INC., SAMSUNG DISPLAY CO., LTD., AND SAMSUNG ELECTRONICS CO., LTD., CASE NO. 6:20-cv-00559-ADA

Defendants.

#### **DEFENDANTS' PROPOSED CLAIM CONSTRUCTIONS**

Pursuant to the Court's Scheduling Order (Dkt. 24) and the Updated Standing Order Governing Proceedings—Patent Cases (Dkt. 22), Defendants Samsung Electronics America, Inc. ("SEA"), Samsung Display Co., Ltd. ("SDC"), and Samsung Electronics Co., Ltd. ("SEC") (collectively, "Defendants") hereby provide the following proposed constructions for claim terms from U.S. Patent Nos. 9,728,130 ("the '130 Patent"), 9,922,597 ("the '597 Patent"), 9,997,108 ("the '108 Patent"), 10,134,336 ("the '336 Patent"), and 10,198,992 ("the '992 Patent") (collectively, the "Asserted Patents") the parties previously identified for construction. The proposed constructions listed below are subject to the reservation of rights set forth in Defendants' January 25 Identification of Proposed Claim Terms for Construction. In addition, Defendants state that their review and analysis of the claim terms, the proposed constructions, and the supporting evidence, is ongoing, and the Scheduling Order requires the parties to meet and confer regarding their proposed constructions. Defendants reserve the right to add or drop claim terms, modify any of the claim language sought to be construed, and/or modify any of their proposed constructions, based on their continued review and analysis, the meet-and-confer process, or otherwise.

Find authenticated court documents without watermarks at <u>docketalarm.com</u>.

| Term                                          | Defendants' Proposed Construction                                                                                |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| "a gate driver circuit which includes a first | a gate driver circuit which contains two separate shift                                                          |
| gate driver circuit, a second gate driver     | registers, the first shift register controlling a first gate                                                     |
| circuit"                                      | signal line and the second shift register controlling a                                                          |
| ('130, cls. 1, 13)                            | second gate signal line, and which may contain other circuitry                                                   |
| "a gate driver circuit which includes a first | ('130, cls. 1, 13)                                                                                               |
| gate driver circuit and a second gate         | ('597, cls. 1, 16)                                                                                               |
| driver circuit"                               | ('108, cls. 1, 16)                                                                                               |
| ('597, cls. 1, 16)                            |                                                                                                                  |
| ('108, cls. 1, 16)                            | the gate driver circuit contains two separate shift                                                              |
|                                               | registers, the first shift register controlling a first gate                                                     |
| "the gate driver circuit includes a first     | signal line and the second shift register controlling a                                                          |
| gate driver circuit and a second gate         | (236 cls 10, 18)                                                                                                 |
| driver circuit"                               | ( 550, 018. 10, 10)                                                                                              |
| ('336, cls. 10, 18)                           | a gate driver circuit which contains two separate shift                                                          |
|                                               | registers, the first shift register controlling and                                                              |
| "a gate driver circuit including a first gate | connected to the first gate signal lines and the second                                                          |
| driver circuit connected to the plurality of  | shift register controlling and connected to the second                                                           |
| driver circuit connected to the plurality of  | gate signal lines, and which may contain other circuitry                                                         |
| second gate signal lines"                     | ('992, cls. 1, 8, 10)                                                                                            |
| ('992, cls. 1, 8, 10)                         |                                                                                                                  |
| ( ))2,010,1,0,10)                             |                                                                                                                  |
|                                               |                                                                                                                  |
| Samsung identified                            |                                                                                                                  |
| "the first switching transistor and the       | the first switch transistor is controlled by the first gate                                                      |
| second switching transistor are               | driver circuit and the second switch transistor is                                                               |
| independently on/off controlled by the first  | the two transistors are at different points in time (i)                                                          |
| driver circuit?                               | both in an on state. (ii) both in an off state. and (iii) in                                                     |
|                                               | opposite states                                                                                                  |
|                                               | ( <sup>1</sup> 30, cl. 1)                                                                                        |
| "independently on/off controlling the first   |                                                                                                                  |
| switching transistor and the second           | controlling the first switching transistor by the first                                                          |
| switching transistor by the first gate        | gate artiver circuit and controlling the second switch<br>transistor by the second gate driver circuit such that |
| driver circuit and the second gate driver     | the two transistors are at different points in time (i)                                                          |
| circuit"                                      | both in an on state. (ii) both in an off state. and (iii) in                                                     |
| (130, cl. 13)                                 | opposite states                                                                                                  |
| "wherein by the first gets driver sincuit     | ('130, cl. 13)                                                                                                   |
| and the second gate driver circuit the first  |                                                                                                                  |
| switch transistor is independently on/off     | wherein the first switch transistor is controlled by the                                                         |
| controlled from the second switch             | first gate driver circuit and the second and third switch                                                        |
| transistor and the third switch transistor"   | iransisiors are controlled by the second gate driver                                                             |
| ('597, cl. 4)                                 | are at different points in time (i) both in an on state                                                          |
| ('108, cl. 4)                                 | (ii) both in an off state, and (iii) in opposite states and                                                      |
|                                               | the first and third switch transistors are, at different                                                         |

**DOCKET A L A R M** Find authenticated court documents without watermarks at <u>docketalarm.com</u>.

| Term                                                                                                                                                           | Defendants' Proposed Construction                                                                                                                                                                                                                                                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "wherein the first switch transistor and                                                                                                                       | points in time, (i) both in an on state, (ii) both in an off                                                                                                                                                                                                                                                       |
| the second switch transistor are                                                                                                                               | state, and (iii) in opposite states                                                                                                                                                                                                                                                                                |
| independently on/off controlled by the first                                                                                                                   | ('597, cl. 4)                                                                                                                                                                                                                                                                                                      |
| gate driver circuit and the second gate                                                                                                                        | ('108, cl. 4)                                                                                                                                                                                                                                                                                                      |
| driver circuit"                                                                                                                                                |                                                                                                                                                                                                                                                                                                                    |
| ('336, cl. 11)                                                                                                                                                 | wherein the first switch transistor is controlled by the<br>first gate driver circuit and the second switch transistor<br>is controlled by the second gate driver circuit such that                                                                                                                                |
| ate driver circuit and second<br>gate driver circuit control the first gate<br>signal line and the second gate signal line<br>independently"<br>('336, cl. 18) | the two transistors are, at different points in time, (i)<br>both in an on state, (ii) both in an off state, and (iii) in<br>opposite states<br>('336, cl. 11)                                                                                                                                                     |
| Samsung identified                                                                                                                                             | the first gate driver circuit controls the first gate signal<br>line and the second gate driver circuit controls the<br>second gate signal line, such that the two lines have, at<br>different points in time, (i) both an on signal, (ii) both<br>an off signal, and (iii) the opposite signals<br>('336, cl. 18) |
| "the first gate driver circuit is configured                                                                                                                   | the first gate driver circuit is configured to output an on                                                                                                                                                                                                                                                        |
| to select the plurality of first gate signal                                                                                                                   | voltage to the control line, which applies the voltage                                                                                                                                                                                                                                                             |
| lines as a block simultaneously"                                                                                                                               | simultaneously to the plurality of first gate signal lines                                                                                                                                                                                                                                                         |
| ('108, cl. 6)                                                                                                                                                  | as a block                                                                                                                                                                                                                                                                                                         |
| ('992, cls. 6, 14)                                                                                                                                             | (108, cl. b)                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                | (992, 018. 6, 14)                                                                                                                                                                                                                                                                                                  |
| "selecting, by the first gate driver circuit,                                                                                                                  | outputting an on voltage by the first gate driver circuit                                                                                                                                                                                                                                                          |
| the plurality of first gate signal lines as a                                                                                                                  | to the control line, which applies the voltage                                                                                                                                                                                                                                                                     |
| block simultaneously"                                                                                                                                          | simultaneously to the plurality of first gate signal lines                                                                                                                                                                                                                                                         |
| ( <sup>7</sup> 108, cl. 20)                                                                                                                                    | as a block                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                | ('108, cl. 20)                                                                                                                                                                                                                                                                                                     |
| "selecting the plurality of first gate signal                                                                                                                  | (100,01,20)                                                                                                                                                                                                                                                                                                        |
| lines via the first gate driver circuit as a                                                                                                                   | outputting an on voltage by the first gate driver circuit                                                                                                                                                                                                                                                          |
| block simultaneously"                                                                                                                                          | to the control line, which applies the voltage                                                                                                                                                                                                                                                                     |
| ( <sup>992</sup> , cl. 8)                                                                                                                                      | simultaneously to the plurality of first gate signal lines                                                                                                                                                                                                                                                         |
| Samsung identified                                                                                                                                             | <i>as a block</i><br>('992, cl. 8)                                                                                                                                                                                                                                                                                 |
| "the source driver circuit [is/being]                                                                                                                          | Indefinite.                                                                                                                                                                                                                                                                                                        |
| provided as a semiconductor chip and                                                                                                                           | ('130, cls. 1, 13)                                                                                                                                                                                                                                                                                                 |
| [is/being] attached to the EL display                                                                                                                          |                                                                                                                                                                                                                                                                                                                    |
| apparatus"                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                    |
| ('130, cls. 1, 13)                                                                                                                                             |                                                                                                                                                                                                                                                                                                                    |
| Samsung identified                                                                                                                                             |                                                                                                                                                                                                                                                                                                                    |
| "the second gate driver circuit is arranged                                                                                                                    | the second gate driver circuit is not located on the same                                                                                                                                                                                                                                                          |
| at a second side of the display screen"                                                                                                                        | side of the display screen as the first gate driver circuit                                                                                                                                                                                                                                                        |
| ('130, cl. 4)                                                                                                                                                  | ( 130, cl. 4)                                                                                                                                                                                                                                                                                                      |

**DOCKET A L A R M** Find authenticated court documents without watermarks at <u>docketalarm.com</u>.

| Term                                           | Defendants' Proposed Construction                                |
|------------------------------------------------|------------------------------------------------------------------|
|                                                |                                                                  |
| Samsung identified                             |                                                                  |
| "initially resetting the pixel circuit"        | initially turning off the driving transistor of the pixel        |
| ('597, cls. 1, 16)                             | circuit                                                          |
| ('108, cls. 1, 16)                             | ('597, cls. 1, 16)                                               |
|                                                | ('108, cls. 1, 16)                                               |
| "initially resets the nivel circuit" /         |                                                                  |
| ('108 cls 1 16)                                | initially turns off the driving transistor of the pixel          |
| (100, 013. 1, 10)                              | circuit                                                          |
| "magatting [a/tha] gagand ninal?               | ('108  cls  1  16)                                               |
| (1507 1 1(17))                                 |                                                                  |
| (597, cls. 16, 17)                             | turning off the driving transistor of [a/the] second             |
| (108, cls. 16, 17)                             | nival                                                            |
|                                                | (2507  alg 16 17)                                                |
| Samsung identified                             | (397, 08.10, 17)                                                 |
|                                                | (108, cls. 10, 17)                                               |
|                                                | initially applied an OFE size of the for 4hold parts to main the |
| "initially resets [a/the] gate terminal of the | initially applies an OFF signal to [a/the] gate terminal         |
| driving transistor" /                          | of the ariving transistor to turn the ariving transistor         |
| ('59', cls. 1, 6, 16)                          |                                                                  |
| ('108, cls. 7, 9, 18)                          | ( <sup>5</sup> 9 <sup>7</sup> , cls. 1, 6, 16)                   |
|                                                | (108, cls.  7, 9, 18)                                            |
| "a gate terminal of the driving transistor is  |                                                                  |
| initially reset" /                             | an OFF signal is initially applied to a gate terminal of         |
| ('597, cl. 16)                                 | the driving transistor to turn the driving transistor off        |
|                                                | ('597, cl. 16)                                                   |
| "[a/the] gate terminal of the driving          |                                                                  |
| transistor is reset"                           | an OFF signal is applied to [a/the] gate terminal of the         |
| ('597, cl. 17)                                 | driving transistor to turn the driving transistor off            |
| (200, 100, 100, 100)                           | ('597, cl. 17)                                                   |
|                                                | ('108, cls. 17, 19)                                              |
| Samsung identified                             |                                                                  |
| Samsung identified                             |                                                                  |
| "initially resetting the pixel circuit"        | (See above constructions).                                       |
| ('597, cls. 1, 16)                             |                                                                  |
| ('108, cls. 1, 16)                             |                                                                  |
|                                                |                                                                  |
| "initially resets a gate terminal of the       |                                                                  |
| driving transistor"                            |                                                                  |
| ('597 cls 1 6 16)                              |                                                                  |
| (200, 100, 100, 100)                           |                                                                  |
|                                                |                                                                  |
| "resetting a second                            |                                                                  |
| rescuing a second                              |                                                                  |
| (2507 - 1 - 1(-17))                            |                                                                  |
| (397, cls. 10, 17)                             |                                                                  |
| (108, cls. 16, 1/)                             |                                                                  |
|                                                |                                                                  |
| JOLED identified                               |                                                                  |

| Term                                                                                                                                                                                       | Defendants' Proposed Construction                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "when the third switch transistor initially                                                                                                                                                | when the third switch transistor of the Nth row                                                                                                                                           |
| resets the gate terminal of the driving                                                                                                                                                    | initially resets the gate terminal of the driving                                                                                                                                         |
| transistor"                                                                                                                                                                                | transistor of the Nth row                                                                                                                                                                 |
| ('597, cls. 1, 16)                                                                                                                                                                         | ('597, cls. 1, 16)                                                                                                                                                                        |
| <ul> <li>"when the third switch transistor initially resets the pixel circuit"<br/>('108, cl. 1)</li> <li>"when the third switch transistor initially resets the pixel circuit"</li> </ul> | when the third switch transistor of the Nth pixel<br>row initially resets the pixel circuit of the Nth pixel<br>row<br>('108, cl. 1)<br>when the third switch transistor of the Nth pixel |
| ('108, cl. 16)                                                                                                                                                                             | row initially resets the nixel circuit of the Nth nixel                                                                                                                                   |
| Samsung identified                                                                                                                                                                         | row<br>('108, cl. 16)                                                                                                                                                                     |
| "the first switch transistor of the Nth row                                                                                                                                                | the first switch transistor of the Nth row is                                                                                                                                             |
| is controlled in an OFF state by the first                                                                                                                                                 | connected to the first gate driver circuit                                                                                                                                                |
| gate driver circuit"                                                                                                                                                                       | or alternatively indefinite.                                                                                                                                                              |
| ( <sup>39</sup> /, cl. 10)                                                                                                                                                                 | ('597, cl. 10)                                                                                                                                                                            |
| "the first switch transistor of the Nth pixel<br>row is controlled in an OFF state by the<br>first gate driver circuit"<br>('108, cl. 11)                                                  | the first switch transistor of the Nth pixel row is<br>connected to the first gate driver circuit<br>or alternatively indefinite.<br>('108, cl. 11)                                       |
| Samsung identified                                                                                                                                                                         |                                                                                                                                                                                           |
| "the gate driver circuit is configured to                                                                                                                                                  | Indefinite                                                                                                                                                                                |
| change a ratio of an area of the plurality of                                                                                                                                              | ('336, cls. 1, 6, 19)                                                                                                                                                                     |
| band-shaped non-display regions on the                                                                                                                                                     |                                                                                                                                                                                           |
| display screen to an area of the plurality of                                                                                                                                              |                                                                                                                                                                                           |
| band-shaped display regions on the                                                                                                                                                         |                                                                                                                                                                                           |
| display screen depending on at least one of                                                                                                                                                |                                                                                                                                                                                           |
| a brightness adjustment, a type of image                                                                                                                                                   |                                                                                                                                                                                           |
| data, or whether a display image is a                                                                                                                                                      |                                                                                                                                                                                           |
| motion image or a still image"                                                                                                                                                             |                                                                                                                                                                                           |
| ( <sup>336</sup> , cls. 1, 19)                                                                                                                                                             |                                                                                                                                                                                           |
| "the gate driver circuit is configured to<br>change a number of divisions by which the                                                                                                     |                                                                                                                                                                                           |
| display screen is divided into the plurality                                                                                                                                               |                                                                                                                                                                                           |
| of band-shaped non-display regions and                                                                                                                                                     |                                                                                                                                                                                           |
| the plurality of band-shaped display                                                                                                                                                       |                                                                                                                                                                                           |
| deta"                                                                                                                                                                                      |                                                                                                                                                                                           |
| ('336 c1 6)                                                                                                                                                                                |                                                                                                                                                                                           |
|                                                                                                                                                                                            |                                                                                                                                                                                           |
| "type of image data"                                                                                                                                                                       |                                                                                                                                                                                           |
| ('336  cls  1, 6, 19)                                                                                                                                                                      |                                                                                                                                                                                           |
|                                                                                                                                                                                            | l                                                                                                                                                                                         |

**DOCKET A L A R M** Find authenticated court documents without watermarks at <u>docketalarm.com</u>.

# DOCKET



## Explore Litigation Insights

Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

## **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

## **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

## API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### LAW FIRMS

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

