## IPR2021-00633 UNITED STATES PATENT AND TRADEMARK OFFICE BEFORE THE PATENT TRIAL AND APPEAL BOARD XILINX, LLC, Petitioner, v. FG SRC LLC, Patent Owner. Patent No. 7,149,867 PATENT OWNER FG SRC LLC'S PRELIMINARY RESPONSE TO PETITION FOR *INTER PARTES* REVIEW OF U.S. PATENT NO. 7,149,867 ## **TABLE OF CONTENTS** | I. | INTRODUCTION | | | | | |-------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----|--|--| | II. | RELATED PROCEEDINGS | | | | | | III. | SRC BACKGROUND | | | | | | IV. | THE | BOARD SHOULD DENY INSTITUTION UNDER § 314(a) | 2 | | | | | A. | All of the Fintiv Factors Favor Denial of Institution | 3 | | | | | В. | Efficiency and Integrity of the System Are Best Served by Denying Institution. | 5 | | | | V. | TECHNOLOGY BACKGROUND | | | | | | | A. | Reconfigurable Processors and FPGAs. | 7 | | | | | B. | Memory Hierarchies. | 8 | | | | | C. | Prefetching. | 9 | | | | VI. | THE | '867 PATENT | 10 | | | | | A. | The Invention Of The '867 Patent | 11 | | | | | B. | Prefetching. | 14 | | | | | C. | The '867 Patent Discloses The Exact Technology Of <i>Chien</i> , <i>Zhang</i> , And <i>Gupta</i> In Its "Relevant Background" Discussion | 15 | | | | VII. | THE | ASSERTED PRIOR ART REFERENCES | 17 | | | | | A. | Chien (Ex. 1005) | 18 | | | | | B. | Zhang (Ex. 1003) | 20 | | | | | C. | Gupta (Ex. 1004) | 22 | | | | VIII. | PETITIONER HAS FAILED TO MEET ITS BURDEN IN ESTABLISHING <i>ZHANG</i> , <i>GUPTA</i> , AND <i>CHIEN</i> AS PRINTED PUBLICATIONS | | | | | | | A. | Legal Standards for Establishing Printed Publication. | 24 | | | | | | | | | | | | В. | | ioner Has Not Met The Standards For Establishing Zhang, | | | | | | | |-----|-----|-----------------------------------------------|-------------------------------------------------------------|----|--|--|--|--|--| | | | Gupt | ta and Chien as Printed Publications. | 25 | | | | | | | | | 1. | Petitioner's Conference Distribution Theory | 26 | | | | | | | | | 2. | Petitioner's IEEE Xplore Website Theory | 28 | | | | | | | | | 3. | Petitioner's Online Library Records Theory | 30 | | | | | | | | | 4. | Each of Petitioner's Grounds Therefore Fails | 33 | | | | | | | IX. | PAT | ENT C | DWNER'S CLAIM CONSTRUCTIONS | 34 | | | | | | | | A. | Agre | ed Terms | 34 | | | | | | | | B. | Term | ns to Be Construed | 35 | | | | | | | | | 1. | "retrieves only computational data required by the | | | | | | | | | | | algorithm from a second memory and places the | | | | | | | | | | | retrieved computational data in the first memory" | 35 | | | | | | | | | 2. | "read and write only data required for computations by | | | | | | | | | | | the algorithm between the data prefetch unit and the | | | | | | | | | | | common memory" | 36 | | | | | | | X. | PET | PETITIONER HAS FAILED TO DEMONSTRATE A | | | | | | | | | | REA | REASONABLE LIKELIHOOD OF PREVAILING AS TO ANY | | | | | | | | | | CHA | CHALLENGED CLAIM | | | | | | | | | | A. | Grou | and 1: Claims 1-2, 4-8 And 13-19 Are Not Obvious Over | | | | | | | | | | | g And Gupta | 36 | | | | | | | | | 1. | The combination does not render obvious a | | | | | | | | | | | "reconfigurable processor that instantiates an algorithm | | | | | | | | | | | as hardware." | 37 | | | | | | | | | 2. | The combination does not render obvious a "data prefetch | | | | | | | | | | | unit." | 40 | | | | | | | | | 3. | The combination does not render obvious a data prefetch | | | | | | | | | | | unit "wherein the data prefetch unit retrieves only | | | | | | | | | | | computational data required by the algorithm." | 41 | | | | | | | | | 4. | The combination does not render obvious a first memory | | | | | | | | | | | and a data prefetch unit "wherein at least the first memory | | | | | | | | | | | and data prefetch unit are configured to conform to needs | | | | | | | | | | | of the algorithm." | 44 | | | | | | | | | 5. | The combination does not render obvious a data prefetch | | | | | | | | | | | unit "configured to match format and location of data in | | | | | | | | | | | the second memory." | 49 | | | | | | | | 6. | The combination does not render obvious a memory controller that "transmits only portions of data desired by the data prefetch unit and discards other portions of data | <b>5</b> 0 | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | | 7. | prior to transmission of the data to the data prefetch unit." The combination does not render obvious a | 50 | | | /. | "reconfigurable processor" as required by claim 13 | 50 | | | 8. | The combination does not render obvious a | | | | | reconfigurable processor "wherein the computational unit | | | | | and the data access unit, and the data prefetch unit are | | | | | configured to conform to needs of an algorithm | | | | | implemented on the computational unit and transfer only | | | | | data necessary for computations by the computational | | | | | unit" as required by claim 13 | 51 | | B. | Grou | and 2. Claims 2 And 0 12 Are Not Obvious Over Thana | | | D. | | and 2: Claims 3 And 9-12 Are Not Obvious Over <i>Zhang</i> , ta, And <i>Chien</i> | 50 | | | Gupi | u, And Chien | 52 | | | 1. | The combination does not render obvious a | | | | | "reconfigurable processor[] that can instantiate an | | | | | algorithm as hardware." | 52 | | | 2. | The combination does not render obvious a "data prefetch | | | | | unit." | 53 | | | 3. | The combination does not render obvious "a data prefetch | | | | | unit to read and write only data required for computations | | | | | by the algorithm." | 54 | | | 4. | The combination does not render obvious a data prefetch | | | | | unit configured to "match format and location of data in | | | | _ | the common memory." | | | | 5. | The combination does not render obvious a memory | | | | | controller that "transmits to the prefetch unit only data | | | | | desired by the data prefetch unit as required by the | <i></i> | | | ( | algorithm." The combination does not render obvious a | ၁၁ | | | 6. | | | | | | "reconfigurable processor [that] also includes a | 56 | | | | computational unit" as required by claim 11 | 50 | | SEC | ONDA | ARY CONSIDERATIONS OF NON-OBVIOUSNESS | 56 | | 001 | | | <b>~</b> ^ | | ( | | STC 1N | 50 | XI. XII. ## **TABLE OF AUTHORITIES** #### **CASES:** | Acceleration Bay, LLC v. Activision Blizzard, Inc., 908 F.3d 765 (Fed. Cir. 2018)27, 29, 32 | |--------------------------------------------------------------------------------------------------| | Acme Scale Co. v. LTS Scale Co., LLC,<br>615 F. App'x 673 (Fed. Cir. 2015)22 | | Cuozzo Speed Techs. v. Lee, 136 S. Ct. 2131 | | Elan Pharm., Inc. v. Mayo Found. For Med. Educ. & Research, 346 F.3d 1051 (Fed. Cir. 2003)22 | | Intelligent Bio-Systems, Inc. v. Illumina Cambridge Ltd., 821 F.3d 1359 (Fed. Cir. 2016)36 | | Jazz Pharm., Inc. v. Amneal Pharm., LLC,<br>895 F.3d 1347 (Fed. Cir. 2018)27 | | Phillips v. AWH Corp.,<br>415 F.3d 1303 (Fed. Cir. 2005) (en banc) | | Samsung Elec. Co. v. Infobridge Pte. Ltd., 929 F.3d 1363 (Fed. Cir. 2019)passim | | SRI Int'l, Inc. v. Internet Sec. Sys., Inc., 511 F.3d 1186 (Fed. Cir. 2008)27 | | Solas OLED v. Dell Techs. Inc.,<br>6-19-cv-00514-ADA, Text Order dated Jun. 23, 2020 (W.D. Tex.) | | Solas OLED v. Dell Techs. Inc.,<br>6-19-cv-00515-ADA, Text Order dated Jun. 23, 2020 (W.D. Tex.) | | Voter Verified, Inc. v. Premier Election Solutions, Inc., 698 F.3d 1374 (Fed. Cir. 2012) | | ADMINISTRATIVE ORDERS: | | Apple Inc. v. Fintiv, Inc., Case IPR2020-00019, Paper 11 (PTAB Mar. 20, 2020)nassim | # DOCKET A L A R M # Explore Litigation Insights Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things. ## **Real-Time Litigation Alerts** Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend. Our comprehensive service means we can handle Federal, State, and Administrative courts across the country. ## **Advanced Docket Research** With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place. Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase. #### **Analytics At Your Fingertips** Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours. Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips. #### API Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps. #### **LAW FIRMS** Build custom dashboards for your attorneys and clients with live data direct from the court. Automate many repetitive legal tasks like conflict checks, document management, and marketing. #### **FINANCIAL INSTITUTIONS** Litigation and bankruptcy checks for companies and debtors. #### **E-DISCOVERY AND LEGAL VENDORS** Sync your system to PACER to automate legal marketing.