#### UNITED STATES PATENT AND TRADEMARK OFFICE

BEFORE THE PATENT TRIAL AND APPEAL BOARD

XILINX, LLC, Petitioner,

v.

FG SRC LLC, Patent Owner.

IPR2021-00633 Patent No. 7,149,867

RESUBMISSION OF THE DECLARATION OF VOJIN G. OKLOBDZIJA, PH.D., IN SUPPORT OF FG SRC LLC'S PRELIMINARY RESPONSE



| UNITED STATES PATENT AND TRADEMARK OFFIC | $C\mathbf{E}$ |
|------------------------------------------|---------------|
|------------------------------------------|---------------|

BEFORE THE PATENT TRIAL AND APPEAL BOARD

INTEL CORPORATION, Petitioner,

v.

FG SRC LLC, Patent Owner.

IPR2020-01449 Patent No. 7,149,867

DECLARATION OF VOJIN G. OKLOBDZIJA, PH.D., IN SUPPORT OF FG SRC LLC'S PRELIMINARY RESPONSE

I, Dr. Vojin G. Oklobdzija, under the penalty of perjury under the laws of the United States, declare that the following is true and correct based on the best of my ability.

Date: 4 December 2020

Signed:

VOJIN G. OKLOBDZIJA, PH.D.

Obloldzija Vojin.



- 1. I have been retained by DiMuro Ginsberg, P.C., as an independent technical expert in the Expert in the Inter Partes Review dispute between FG SRC, and Intel Corp, case, No. IPR2020-01449 which involves U.S. Patent No. 7,149,867 ("the '867 Patent").
- 2. I have been paid for my work as a technical expert at my rate of \$500 per hour. My compensation does not in any way depend on the outcome of this review, and I have no personal interest in the outcome of this review.

## I. Qualifications

- 3. I am an expert in the field of digital integrated circuit design. I have over 45 years of relevant design experience working in the field of electrical engineering: analog and digital design, processor and microprocessor design, testing, optimization and performance.
- 4. I hold a Master of Science (1978) and PhD (1982) in Computer Sciences with minor in Electronics, from UCLA, and a Dipl. Ing. (MSEE equivalent), in Electronics and Telecommunications, from the University of Belgrade, Yugoslavia (1971).
- My career spans 4 years at Xerox Microelectronics, 9 years at IBM T.
   J. Watson Research Center, over 20 years in academia, and 28 years as a consultant. At IBM I have been involved in two parallel computer projects: GF-11, which was 560 processor parallel computer, which held a world record in 1989



of 11 Giga Flop peak performance, and TF-1, the first machine to achieve 1 Terra-Flop peak performance, containing 32,000 processors.

- 6. I have consulted extensively in the areas of microprocessor design and architecture for the Silicon Valley companies such as Sun Microsystems, Bell Laboratories, Texas Instruments, Hitachi, Fujitsu, Siemens, Sony, Intel, Samsung, and others that are listed in my CV.
- 7. I am currently a Professor Emeritus at the University of California,
  Davis, continuing my research activities, reviewing papers, and attending
  conferences and seminars. In academia I have taught courses in computer
  architecture, digital design, high-performance computer architecture and specialty
  courses in computer engineering at several prestigious universities world-wide (see
  my CV, Attachment A.).
- 8. I have been designing microprocessors for over 40 years. My current work involves design and optimization of processors used in machine learning. I have done extensive work on the CPU and memory architecture while working for Skyera Inc, a Silicon Valley startup company.
- 9. From 1991 to 2006, I was a tenured Full Professor at the University of California, Davis. While there, I established a Computer Engineering (CE) program in the Electrical Engineering Department, which later became the Electrical and Computer Engineering Department to reflect the addition of



Computer Engineering. I taught all the important courses in the CE curriculum, such as Digital Systems I and Digital Systems II, Computer Architecture, Assembly Language and Computer Organization, Digital Integrated Circuits, and graduate courses, such as Advanced Logic Design, Computer Architecture, High-Performance Computer Architecture and Computer Arithmetic. During my tenure at other universities, I also taught courses in Computer Architecture, VLSI Design, Low-Power VLSI Circuits Design, and Digital Logic Design.

- 10. I established digital design laboratory at U.C. Davis where FPGA chips were used to implement student design projects. I supervised and created laboratory exercises including use of FPGA. In 1995 I attended the first Workshop on FPGA held at Napa Valley and I wrote a funding proposal for a project in reconfigurable computing. I proposed reconfigurable computing elements which will adopt to the most optimal topology as the computation requirements change.
- 11. I started the Advanced Computer System Engineering Laboratory (ACSEL), at the University of California, Davis in 1992. ACSEL consisted of my graduate students, professors associated with the group, industrial researchers, and past doctoral students. ACSEL has been working on the problems associated with computer system design.
- 12. Since 1995, I have been a Fellow of IEEE (Institute of Electrical and Electronics Engineers), a professional organization with over 400,000 members in



# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

## **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

