# IN THE UNITED STATES DISTRICT COURT FOR THE DISTRICT OF DELAWARE

MONTEREY RESEARCH, LLC, Plaintiff,

Civil Action No. 19-2090 (NIQA)

VS.

NANYA TECHNOLOGY CORPORATION, NANYA TECHNOLOGY CORPORATION, U.S.A., and NANYA TECHNOLOGY CORPORATION DELAWARE,

Defendants.

#### NANYA DEFENDANTS' INITIAL PROPOSED CONSTRUCTIONS



IPR2021-00167

Pursuant to the Court's Scheduling Order Governing (Dkt. 38 at 7), Defendants Nanya Technology Corporation, U.S.A., and Nanya Technology Corporation Delaware (collectively "Nanya") hereby identify preliminary claim constructions for terms identified by the parties.

Nanya reserves the right to modify or supplement these disclosures to facilitate agreement with Monterey, to avoid duplication of terms or phrases, or to reflect newly received information. Furthermore, Nanya reserves the right to modify or supplement its preliminary proposed constructions once it has had an opportunity to review Monterey's preliminary proposed constructions.

Nanya's list of preliminary proposed constructions has been compiled in response to Monterey's November 20, 2020 Preliminary Disclosure of Asserted Claims and Infringement Contentions. To the extent that Monterey may amend its contentions, Nanya reserves the right to modify the preliminary proposed constructions below. Nanya reserves the right to offer evidence and argument regarding the construction of any terms or elements that are identified by Monterey, or to argue for a plain meaning where it is evident that Monterey's apparent interpretation deviates from that plain meaning.



## **U.S. Patent Number 6,363,031**

| "sleep signal" (cl. 1)         | Signal that disables input    |
|--------------------------------|-------------------------------|
|                                | buffers and other current     |
|                                | sinking elements              |
| "a Jedec-standard 'ZZ'         | A control input received on   |
| signal" (cl. 3, 11, 15)        | an input pin configured       |
|                                | according to a Jedec standard |
|                                | to place a Jedec-compliant    |
|                                | device in a sleep mode.       |
| "chip select signals" (cl. 11) | A chip enable signal          |
|                                | presented to an input of a    |
|                                | circuit                       |
| "automatically generating a    | Generating a Jedec-standard   |
| Jedec-standard 'ZZ' signal"    | 'ZZ' signal after a           |
| (cl. 3, 11, 15)                | predetermined length of time  |

#### **U.S. Patent Number 6,651,134**

| "non-interruptible" (cl. 1, 17) | once initiated, cannot be        |
|---------------------------------|----------------------------------|
| non-interruptible (ci. 1, 17)   | stopped or terminated until      |
|                                 | the fixed number of internal     |
|                                 | addresses has been generated     |
| "predetermined number of        | number of said internal          |
| •                               |                                  |
| said internal address signals"  | address signals determined       |
| (cl. 1, 2, 3, 4, 17, 18)        | prior to receipt of the external |
|                                 | address signal, clock signal,    |
|                                 | and one or more control          |
| (C) 11 (1 (1 (1 (1 (2 (5)))))   | signals                          |
| "fixed burst length" (cl. 2, 5) | burst of a length determined     |
|                                 | prior to receipt of the external |
|                                 | address signal, clock signal,    |
|                                 | and one or more control          |
|                                 | signals                          |
| "means for reading data from    | Function: reading data from      |
| and writing data to a plurality | and writing data to a plurality  |
| of storage elements in          | of storage elements in           |
| response to a plurality of      | response to a plurality of       |
| internal address signals" (cl.  | internal address signals         |
| 16)                             |                                  |
|                                 | Structure: the memory array      |
|                                 | 104 depicted in Figure 1         |
|                                 | described as "a static random    |
|                                 | access memory (SRAM) or a        |
|                                 | dynamic random access            |
|                                 | memory (DRAM), or other          |
|                                 | appropriate memory to meet       |



|                                                                                                                                                                                                                                                                             | the design criteria of a                                                                                                                                                                                                                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                             | particular implementation" or                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                             | their equivalent                                                                                                                                                                                                                                                            |
| "means for generating a predetermined number of said internal address signals in response to (i) an external address signal, (ii) a clock signal and (iii) one or more control signals, wherein said generation of said predetermined number of internal address signals is | Function: generating a predetermined number of said internal address signals in response to (i) an external address signal, (ii) a clock signal, and (iii) one or more control signals, wherein said generation of said predetermined number of internal address signals is |
| non-interruptible" (cl. 16)                                                                                                                                                                                                                                                 | non-interruptible.                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                             | Structure: the "circuit 102" depicted in Figure 2 and described at 3:62-4:14, the "circuit 102" depicted in Figure 3 and described at 4:16-40, or their equivalents.                                                                                                        |

### **U.S. Patent Number 6,680,516**

| CIDIT atelle I (alliber 0,000,010 |                                 |
|-----------------------------------|---------------------------------|
| "semiconductor substrate"         | supporting semiconductor        |
| (cl. 5)                           | material upon which or          |
|                                   | within which elements of the    |
|                                   | semiconductor structure are     |
|                                   | formed                          |
| "metallic layer" (cl. 5)          | conductive layer comprised      |
|                                   | of metal, metal alloy, or metal |
|                                   | compound.                       |
| "etch stop layer" (cl. 5)         | a first layer used to           |
|                                   | significantly slow further      |
|                                   | progress of an etch of a        |
|                                   | second layer when the etch      |
|                                   | reaches the first layer         |
| "via, through the insulating      | hole, through the insulating    |
| layer, on the substrate" (cl. 5)  | layer and exposing the          |
|                                   | substrate                       |

### **U.S. Patent Number 6,825,526**

| "tunnel oxide layer" (cl. 1, 8, 15) | oxide layer with a very high<br>probability of electron direct<br>tunneling across it |
|-------------------------------------|---------------------------------------------------------------------------------------|
| "channel region" (cl. 1, 8, 15)     | S                                                                                     |



| "said effective channel width   | Effective channel width       |
|---------------------------------|-------------------------------|
| corresponds to a height of      | increases with an increase in |
| said trench sidewalls" (cl. 1,  | height of a trench sidewall   |
| 8, 15)                          | _                             |
| "drive current" (cl. 3, 10, 17) | Current that flows between    |
|                                 | drain and source regions in a |
|                                 | flash memory array            |

Dated: March 1, 2021 /s/ Peter J. Wied

#### OF COUNSEL:

Peter J. Wied (pro hac vice) Vincent K. Yip (pro hac vice) NIXON PEABODY LLP 300 S. Grand Avenue, Suite 4100 Los Angeles, CA 90071-3151 Tel.: 213-629-6000 pwied@nixonpeabody.com vyip@nixonpeabody.com Karen L. Pascale (#2903) [kpascale@ycst.com] Robert M. Vrana (#5666) [rvrana@ycst.com] Rodney Square 1000 North King Street Wilmington, DE 19801 Telephone: (302) 571-6600

Attorneys for Defendants Nanya Technology Corporation, Nanya Technology Corporation, U.S.A., and Nanya Technology Corporation Delaware

