## TMS320C55x ™ DSP Functional Overview

Literature Number: SPRU312 June 2000







0001

AMD EX1016 U.S. Patent No. 6,895,519



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated



## **Preface**

## **Read This First**

### About This Manual

This document provides a functional overview of the devices included in the TMS320C55x<sup>™</sup> generation of digital signal processors (DSPs). Included are descriptions of the CPU architecture, bus structure, memory structure, and on-chip peripherals. Detailed descriptions of device-specific characteristics such as package pinouts, package mechanical data, and device electrical characteristics are included in separate device-specific data sheets.

### **Trademarks**

TMS320C55x is a trademark of Texas Instruments Incorporated.

C55x is a trademark of Texas Instruments Incorporated.

MicroStar BGA is a trademark of Texas Instruments Incorporated.

XDS and XDS510 are trademarks of Texas Instruments Incorporated.

TMS320 is a trademark of Texas Instruments Incorporated.

C6000 is a trademark of Texas Instruments Incorporated.

C54x is a trademark of Texas Instruments Incorporated.

Code Composer Studio is a trademark of Texas Instruments Incorporated.

TMS320C5000 is a trademark of Texas Instruments Incorporated.



0003

# **Contents**

| 1 | Featu        | ıres                       |                                           | . 1-1 |  |  |  |
|---|--------------|----------------------------|-------------------------------------------|-------|--|--|--|
|   | 1.1          | TMS32                      | 20C55x Processor Characteristics          | . 1-2 |  |  |  |
|   |              | 1.1.1                      | CPU                                       | . 1-2 |  |  |  |
|   |              | 1.1.2                      | On-chip Memory                            | . 1-3 |  |  |  |
|   |              | 1.1.3                      | On-chip Peripherals                       | . 1-3 |  |  |  |
|   |              | 1.1.4                      | Power Conservation                        | . 1-3 |  |  |  |
|   |              | 1.1.5                      | Emulation, Test, and Packaging            | . 1-4 |  |  |  |
| 2 | Architecture |                            |                                           |       |  |  |  |
|   | 2.1          |                            |                                           |       |  |  |  |
|   | 2.2          | Instruc                    | tion Buffer Unit (IU or I Unit)           | . 2-4 |  |  |  |
|   | 2.3          | m Flow Unit (PU or P Unit) |                                           |       |  |  |  |
|   | 2.4          |                            | ss Data Flow Unit (AU or A Unit)          |       |  |  |  |
|   | 2.5          | Data C                     | Computation Unit (DU or D Unit)           | . 2-5 |  |  |  |
|   |              | 2.5.1                      | Shifter                                   | . 2-5 |  |  |  |
|   |              | 2.5.2                      | D-Unit Arithmetic Logic Unit (D-Unit ALU) | . 2-5 |  |  |  |
|   |              | 2.5.3                      | Multiply-Accumulate Units (MACs)          | . 2-6 |  |  |  |
|   |              | 2.5.4                      | D-Unit Registers                          | . 2-6 |  |  |  |
|   | 2.6          | Instruc                    | tion Pipeline                             | . 2-7 |  |  |  |
|   | 2.7          | IDLE D                     | Oomains for Power Conservation            | . 2-8 |  |  |  |
| 3 | Memo         | emory                      |                                           |       |  |  |  |
|   | 3.1          | On-chi                     | p Memory                                  | . 3-2 |  |  |  |
|   |              | 3.1.1                      | On-chip Dual-Access RAM (DARAM)           | . 3-2 |  |  |  |
|   |              | 3.1.2                      | On-chip Single-Access RAM (SARAM)         | . 3-2 |  |  |  |
|   |              | 3.1.3                      | On-chip ROM                               | . 3-2 |  |  |  |
|   |              | 3.1.4                      | Bootloader                                | . 3-2 |  |  |  |
| 4 | On-C         | hip Peri                   | ipherals                                  | . 4-1 |  |  |  |
|   | 4.1          |                            | Phase-Locked Loop (DPLL) Clock Generation |       |  |  |  |
|   |              | 4.1.1                      | Clock Generator                           | . 4-2 |  |  |  |
|   | 4.2          | Instruc                    | tion Cache                                | . 4-3 |  |  |  |
|   | 4.3          | Externa                    | al Memory Interface (EMIF)                | . 4-4 |  |  |  |
|   |              | 4.3.1                      | EMIF Signal Descriptions                  | . 4-6 |  |  |  |
|   |              | 4.3.2                      | EMIF Registers                            | . 4-8 |  |  |  |
|   |              | 4.3.3                      | Asynchronous Interface                    |       |  |  |  |
|   |              | 4.3.4                      | SBSRAM Interface                          | . 4-9 |  |  |  |
|   |              | 4.3.5                      | SDRAM Interface                           | 4-10  |  |  |  |
|   |              | 4.3.6                      | HOLD Interface                            | 4-12  |  |  |  |
|   |              |                            |                                           |       |  |  |  |

0004





### Contents

|   | 4.4                                     | Direct I                                         | Memory Access (DMA) Controller                      | 4 | 4-13 |  |  |  |
|---|-----------------------------------------|--------------------------------------------------|-----------------------------------------------------|---|------|--|--|--|
|   | 4.5                                     | Enhan                                            | ced Host Port Interface (EHPI)                      | 4 | 4-14 |  |  |  |
|   |                                         | 4.5.1                                            | Modes of Operation: Multiplexed and Non-multiplexed | 4 | 4-15 |  |  |  |
|   |                                         | 4.5.2                                            | Operation During Low-Power Modes                    | 4 | 4-15 |  |  |  |
|   |                                         | 4.5.3                                            | Loading Memory During Reset                         | 4 | 4-15 |  |  |  |
|   |                                         | 4.5.4                                            | Emulation Considerations                            | 4 | 4-15 |  |  |  |
|   | 4.6                                     | Multich                                          | nannel Buffered Serial Port (McBSP)                 | 4 | 4-16 |  |  |  |
|   | 4.7                                     | Timers                                           | · · · · · · · · · · · · · · · · · · ·               |   | 4-19 |  |  |  |
|   | 4.8                                     |                                                  | al Purpose I/O (GPIO) Pins                          |   |      |  |  |  |
|   | 4.9                                     | Trace F                                          | FIFO                                                | 4 | 4-20 |  |  |  |
| 5 | Development Support 5-1                 |                                                  |                                                     |   |      |  |  |  |
|   | 5.1                                     | Development Tools                                |                                                     |   |      |  |  |  |
|   | 0                                       | 5.1.1                                            | Software Development Tools                          |   |      |  |  |  |
|   |                                         | 5.1.2                                            | Hardware Development Tools                          |   |      |  |  |  |
|   | 5.2                                     | Device and Development Support Tool Nomenclature |                                                     |   |      |  |  |  |
|   | 0.2                                     | 5.2.1                                            | Device Development Evolutionary Flow                |   |      |  |  |  |
|   |                                         | 5.2.2                                            | Support Tool Development Evolutionary Flow          |   |      |  |  |  |
|   |                                         | 5.2.3                                            | Points to Consider                                  |   |      |  |  |  |
| 6 | Documentation Support 6-1               |                                                  |                                                     |   |      |  |  |  |
| - | 6.1                                     | Related Documentation                            |                                                     |   |      |  |  |  |
|   | • • • • • • • • • • • • • • • • • • • • | 6.1.1                                            | Worldwide Web                                       |   |      |  |  |  |
|   |                                         | 6.1.2                                            | Publications                                        |   |      |  |  |  |
|   |                                         | 6.1.3                                            | Comments and Questions                              |   |      |  |  |  |
| Δ | Gloss                                   | sarv                                             |                                                     |   | Δ_1  |  |  |  |



# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

## **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

## **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

## API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

## **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

