### UNITED STATES DISTRICT COURT WESTERN DISTRICT OF TEXAS **AUSTIN DIVISION**

| AQUILA INNOVATIONS, INC., a Delaware corporation, |            | § | No. 1:18-cv-554-LY |
|---------------------------------------------------|------------|---|--------------------|
|                                                   |            | § |                    |
|                                                   | Plaintiff, | § |                    |
|                                                   |            | § |                    |
| V.                                                |            | § |                    |
| ADVANCED MICRO DEVICES, INC., a                   |            | § |                    |
| Delaware corporation                              |            | § |                    |
| Defendant.                                        | §          |   |                    |
|                                                   | §          |   |                    |
|                                                   |            |   |                    |

AQUILA INNOVATIONS, INC.'S OPENING CLAIM CONSTRUCTION BRIEF



### TABLE OF CONTENTS

|     |      |                                                                                                                                                                                                                                        | Page |
|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| I.  | U.S. | PATENT 6,895,519                                                                                                                                                                                                                       | 1    |
|     | A.   | Overview                                                                                                                                                                                                                               | 1    |
|     | B.   | "system LSI"                                                                                                                                                                                                                           | 1    |
|     | C.   | plurality of standard clocks (claim 1)                                                                                                                                                                                                 | 2    |
|     | D.   | "generates a clock" (claim 1)                                                                                                                                                                                                          | 3    |
|     | E.   | "[a first memory that stores] a clock control library for controlling a clock frequency transition between said ordinary operation modes" (claim 1)                                                                                    | 3    |
|     | F.   | "user selectable" (claim 1)                                                                                                                                                                                                            | 7    |
|     | G.   | "[a second memory that stores] an application program [wherein calling of said clock control library and changing of said register value are programmably controlled] to enable user selectable clock frequency transitions" (claim 1) | 8    |
|     | H.   | "halted" (claim 1, 7)                                                                                                                                                                                                                  |      |
|     | I.   | "principal constituents of said central processing unit" (claim 1)                                                                                                                                                                     |      |
|     | J.   | "a main library which is called by said application program and selects any one of said libraries" (claim 2)                                                                                                                           |      |
|     | K.   | "a status register that judges a state of said central processing unit immediately after being released from said third special mode" (claim 7)                                                                                        | 11   |
| II. | U.S. | PATENT 6,239,614                                                                                                                                                                                                                       | 12   |
|     | A.   | Overview                                                                                                                                                                                                                               | 12   |
|     | B.   | "unit cells"                                                                                                                                                                                                                           | 13   |
|     | C.   | "a unit cell array comprised of first and second unit cells laid in array form" / "unit cell array"                                                                                                                                    | 15   |
|     | D.   | "a power switch"                                                                                                                                                                                                                       | 16   |
|     | E.   | "a power switch disposed around said unit cell array and comprised of a plurality of third MOS transistors"                                                                                                                            | 16   |
|     | F.   | "a plurality of input/output circuits disposed around said unit cell array"                                                                                                                                                            | 18   |
|     | G.   | "parts of said power switch disposed within said unit cell array"                                                                                                                                                                      | 19   |



## TABLE OF AUTHORITIES

|                                                                                                                                 | Page(s) |
|---------------------------------------------------------------------------------------------------------------------------------|---------|
| Federal Cases                                                                                                                   |         |
| Apple Inc. v. Motorola, Inc.,<br>757 F.3d 1286 (Fed. Cir. 2014)                                                                 | 5       |
| Cias, Inc. v. All. Gaming Corp.,<br>504 F.3d 1356 (Fed. Cir. 2007)                                                              | 19      |
| Epistar Corp. v. ITC,<br>566 F.3d 1321 (Fed. Cir. 2009)                                                                         | 14      |
| Hoganas AB v. Dresser Indus.,<br>9 F.3d 948 (Fed. Cir. 1993)                                                                    | 2       |
| Pacing Techs., LLC v. Garmin Int'l, Inc., 778 F.3d 1021 (Fed. Cir. 2015)                                                        | 14      |
| Personalized Media Communications, L.L.C. v. I.T.C., 161 F.3d 696 (Fed. Cir. 1998)                                              | 8       |
| St. Isidore Research, LLC v. Comerica Inc.,<br>No. 2:15-cv-1390-JRG-RSP, 2016 U.S. Dist. LEXIS 126866 (E.D. Tex. Sep. 18, 2016) | 3       |
| TEK Glob., S.R.L. v. Sealant Sys. Int'l, 920 F.3d 777 (Fed. Cir. 2019)                                                          | 6, 9    |
| U.S. Surgical Corp. v. Ethicon, Inc.,<br>103 F.3d 1554 (Fed. Cir. 1997)                                                         | 1       |
| Federal Statutes                                                                                                                |         |
| 35 U.S.C. § 112, para. 6                                                                                                        | passim  |
| Other Authorities                                                                                                               |         |
| Graf, R.F., Modern Dictionary of Electronics (7th ed. 1999)                                                                     | 15      |
| IBM Computer Dictionary                                                                                                         | 5       |
| Microsoft Computer Dictionary                                                                                                   | 6       |
| Modern Dictionary of Electronics                                                                                                | 6, 12   |
| Webster's Third New International Dictionary 120 (2002)                                                                         | 17      |



Pursuant to the Court's Scheduling Order, ECF No. 36, Plaintiff Aquila Innovations Ltd. ("Aquila") respectfully submits this opening claim construction brief in support of its proposed constructions for the terms identified in the Joint Claim Construction and Prehearing Statement for U.S. Patent 6,895,519 ("'519 patent") and U.S. Patent 6,239,614 ("'614 patent").

### I. U.S. PATENT 6,895,519

### A. Overview

The '519 patent is entitled "System LSI." The '519 patent addresses a System On a Chip (System LSI) that dynamically controls its clocks in order to achieve power reduction.

### B. "system LSI"

| Aquila Construction | AMD Construction                             |
|---------------------|----------------------------------------------|
| "system on a chip"  | "single integrated chip, which has a central |
|                     | processing unit, first memory, second        |
|                     | memory, and I/O capability"                  |
|                     |                                              |

The '519 patent claims priority to a Japanese patent application filed in February 2002. "System LSI" is a Japanese term of art used to refer to a "system on a chip," and would be understood by a person having ordinary skill in the art to carry that meaning. Oklobdzija Decl. ¶ 27. The remainder of the preamble recites that the system LSI has ordinary and special operation modes, and a central processing unit. These elements do not require construction.

The "system on a chip" recited in the preamble of claim 1 is a single integrated chip, but there is no need to mention that in a construction. Claim construction "is not an obligatory exercise in redundancy." *U.S. Surgical Corp. v. Ethicon, Inc.*, 103 F.3d 1554, 1568 (Fed. Cir. 1997). There is also no need to mention "a central processing unit" because the preamble recites "a central processing unit." The Court need not "repeat or restate every claim term." *Id.* AMD's construction of "system LSI" includes a CPU (mentioned in the preamble), first memory (not mentioned in the preamble, but mentioned in the body of the claim), and second memory (also



not mentioned in the preamble, but mentioned in the body of the claim). These elements are explicitly identified in the preamble or the body of the claim as elements of the "system on a chip," and there is no need to mention them in a construction of the preamble.

"It is improper for a court to add 'extraneous' limitations to a claim, that is, limitations added 'wholly apart from any need to interpret what the patentee meant by particular words or phrases in the claim." *Hoganas AB v. Dresser Indus.*, 9 F.3d 948, 950 (Fed. Cir. 1993) (citing *E.I. du Pont de Nemours & Co. v. Phillips Petroleum Co.*, 849 F.2d 1430, 1433 (Fed. Cir. 1988). AMD's inclusion of "I/O capability" is both unnecessary and extraneous. Neither claim 1 nor the specification requires that the system LSI have input or output capability. The purported I/O capability does not play a role in any other limitation of claim 1 or any of the other claims, and would simply be an extraneous limitation "wholly apart from any need to interpret what the patentee meant" by the term "system LSI."

### C. "plurality of standard clocks (claim 1)

| Aquila Construction      | AMD Construction                                               |
|--------------------------|----------------------------------------------------------------|
| "multiple clock signals" | "multiple clock signals, each at a unique reference frequency" |

The parties agree on the use of "multiple clock signals," but dispute whether each of the multiple clock signals has a unique reference frequency. The "plurality of standard clocks" are the clock signals received by the "clock generation circuit" mentioned in the third element of claim 1. While the disclosed preferred embodiment has three oscillators, each of which generates a clock signal having a different frequency, nothing in the specification requires that each of the clock signals received by the "clock generation circuit" have a unique frequency. A person of skill in the art would understand that the "clock generation circuit" could also accept two clock signals having the same frequency, but different phases, or the clock signals from two crystals



# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

## **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

