Paper 21 Entered: April 12, 2019 ## UNITED STATES PATENT AND TRADEMARK OFFICE \_\_\_\_\_ ## BEFORE THE PATENT TRIAL AND APPEAL BOARD MICROSOFT CORPORATION, Petitioner, v. SAINT REGIS MOHAWK TRIBE, Patent Owner. Cases IPR2018-01605, IPR2018-01606, and IPR2018-01607 Patent 7,620,800 B2 Before KALYAN K. DESHPANDE, JUSTIN T. ARBES, and CHRISTA P. ZADO, *Administrative Patent Judges*. ARBES, Administrative Patent Judge. DECISION Institution of *Inter Partes* Review 35 U.S.C. § 314(a) ### I. INTRODUCTION Petitioner Microsoft Corporation filed three Petitions requesting *inter* partes review of claims 1–5, 7–9, 15, 17, 18, and 20–24 of U.S. Patent No. 7,620,800 B2 (Ex. 1005, "the '800 patent") pursuant to 35 U.S.C. § 311(a). Patent Owner Saint Regis Mohawk Tribe filed a Preliminary Response pursuant to 35 U.S.C. § 313 in each proceeding. Pursuant to our authorization, Petitioner also filed a Reply and Patent Owner filed a Sur-Reply in each proceeding, as listed in the following chart.<sup>1</sup> | Case Number | Challenged<br>Claims | Petition | Preliminary<br>Response | Reply | Sur-<br>Reply | |---------------|-------------------------|------------------------------|-------------------------------------------|-----------------------|-------------------------------| | IPR2018-01605 | 1, 8, 9, and<br>20 | Paper 1<br>("Pet.") | Paper 15<br>("Prelim.<br>Resp.") | Paper 19<br>("Reply") | Paper 20<br>("Sur-<br>Reply") | | IPR2018-01606 | 1, 7, 15,<br>17, and 24 | Paper 1<br>("-1606<br>Pet.") | Paper 16<br>("-1606<br>Prelim.<br>Resp.") | Paper 20 | Paper 21 | | IPR2018-01607 | 1–5, 18,<br>and 21–23 | Paper 1<br>("-1607<br>Pet.") | Paper 15<br>("-1607<br>Prelim.<br>Resp.") | Paper 19 | Paper 20 | Pursuant to 35 U.S.C. § 314(a), the Director may not authorize an *inter partes* review unless the information in the petition and preliminary response "shows that there is a reasonable likelihood that the petitioner would prevail with respect to at least 1 of the claims challenged in the petition." For the reasons that follow, we institute an *inter partes* review as to claims 1–5, 7–9, 15, 17, 18, and 20–24 of the '800 patent on all grounds <sup>&</sup>lt;sup>1</sup> Unless otherwise noted with the prefix "-1606" or "-1607," references herein are to the exhibits filed in Case IPR2018-01605. of unpatentability asserted in the Petitions. Claims 2–5, 7–9, 15, 17, 18, and 20–24 depend from claim 1, and, therefore, analysis of each dependent claim requires the same analysis of independent claim 1. To administer the proceedings more efficiently, we also exercise our authority under 35 U.S.C. § 315(d) to consolidate the three proceedings and conduct the proceedings as one trial. *See also* 37 C.F.R. § 42.122(a) ("Where another matter involving the patent is before the Office, the Board may during the pendency of the *inter partes* review enter any appropriate order regarding the additional matter including providing for the stay, transfer, consolidation, or termination of any such matter."). #### II. BACKGROUND ## A. The '800 Patent The '800 patent<sup>2</sup> discloses "multi-adaptive processing systems and techniques for enhancing parallelism and performance of computational functions." Ex. 1005, col. 1, ll. 40–43. Parallel processing "allows multiple processors to work simultaneously on the same problem to achieve a solution" in less time than it would take a single processor. *Id.* at col. 1, ll. 44–49. "[A]s more and more performance is required, so is more parallelism, resulting in ever larger systems" and associated difficulties, including "facility requirements, power, heat generation and reliability." *Id.* at col. 1, ll. 53–61. The '800 patent discloses that if a processor technology could be employed that offers orders of magnitude more parallelism per processor, these systems <sup>&</sup>lt;sup>2</sup> The '800 patent is a continuation of U.S. Patent No. 7,225,324 B2 (Ex. 1001, "the '324 patent"), challenged by Petitioner in Cases IPR2018-01601, IPR2018-01602, and IPR2018-01603. ## IPR2018-01605, IPR2018-01606, IPR2018-01607 Patent 7,620,800 B2 could be reduced in size by a comparable factor. Such a processor or processing element is possible through the use of a reconfigurable processor. Reconfigurable processors instantiate only the functional units needed to solve a particular application, and as a result, have available space to instantiate as many functional units as may be required to solve the problem up to the total capacity of the integrated circuit chips they employ. Id. at col. 1, l. 65–col. 2, l. 7. The '800 patent describes a known issue where each processor in a multi-processor system is allocated a portion of a problem called a "cell" and "to solve the total problem, results of one processor are often required by many adjacent cells because their cells interact at the boundary." Id. at col. 2, ll. 26–32. Passing intermediate results around the system to complete the problem requires using "numerous other chips and busses that run at much slower speeds than the microprocessor," diminishing performance. Id. at col. 2, ll. 32–38, col. 5, ll. 16–28, Fig. 1 (depicting a conventional multi-processor arrangement). In an adaptive processor-based system, however, "any boundary data that is shared between . . . functional units need never leave a single integrated circuit chip," reducing "data moving around the system" and improving performance. Id. at col. 2, ll. 39–49. Figure 2 of the '800 patent is reproduced below. Figure 2 is "a functional block diagram of an adaptive processor 200 communications path for implementing the technique of the present invention." *Id.* at col. 5, ll. 29–32. Adaptive processor 200 includes adaptive processor chip 202, which is coupled to memory element 206, interconnect 208, and additional adaptive processor chips 210. *Id.* at col. 5, ll. 32–37. Adaptive processor chip 202 includes thousands of functional units ("FU") 204 interconnected by "reconfigurable routing resources" inside adaptive processor chip 202, allowing functional units 204 to "exchange data at much higher data rates and lower latencies than a standard microprocessor." *Id.* at col. 5, ll. 39–45. # DOCKET # Explore Litigation Insights Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things. # **Real-Time Litigation Alerts** Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend. Our comprehensive service means we can handle Federal, State, and Administrative courts across the country. # **Advanced Docket Research** With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place. Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase. # **Analytics At Your Fingertips** Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours. Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips. ### API Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps. #### **LAW FIRMS** Build custom dashboards for your attorneys and clients with live data direct from the court. Automate many repetitive legal tasks like conflict checks, document management, and marketing. #### **FINANCIAL INSTITUTIONS** Litigation and bankruptcy checks for companies and debtors. ## **E-DISCOVERY AND LEGAL VENDORS** Sync your system to PACER to automate legal marketing.