### Houman Homayoun

Email: <u>hhomayou@gmu.edu</u> Web: <u>http://ece.gmu.edu/~hhomayou/</u> <u>https://nsfchest.org/</u> Lab: ASEEC: <u>A</u>ccelerated, <u>Secure</u>, and <u>Energy-E</u>fficient <u>C</u>omputing Lab Department of Electrical and Computer Engineering Department of Computer Science (Courtesy Appointment) Department of Information Sciences and Technology (Courtesy Appointment) George Mason University Office: 3223, Engineering Building, Phone: (703) 993-5430

| EDUCATION                                                                                                                             |                                 |
|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Postdoc                                                                                                                               | Sept. 2010-Aug. 2012            |
| Department of Computer Science and Engineering, University of California, San Diego                                                   |                                 |
| Mentor: Prof. Dean Tullsen                                                                                                            |                                 |
| • PhD                                                                                                                                 |                                 |
| Department of Computer Science, University of California, Irvine.                                                                     | <u>Sept. 2006-Sept. 2010</u>    |
| Thesis: Beyond Memory Cells for Leakage and Temperature Control in SRAM-<br>based Units the Designation of the Stars                  |                                 |
| based Units, the Peripheral Circuits Story.                                                                                           |                                 |
| Master of Applied Science                                                                                                             | Sentember 2003 March 2005       |
| Electrical and Computer Engineering Department University of Victoria Canada                                                          | September 2005-Murch 2005       |
| <ul> <li>Thesis: Using Lazy Instruction Prediction to Reduce Processor Wakeup Power</li> </ul>                                        |                                 |
| Dissipation.                                                                                                                          |                                 |
| <ul> <li>Bachelor of Science</li> </ul>                                                                                               | October 1998-May 2003           |
| Electrical and Computer Engineering Department, Sharif University of Technology.                                                      |                                 |
| EMDLOVMENT                                                                                                                            |                                 |
| ENIFLOYMENT                                                                                                                           | 4 (2018)                        |
| • Associate Professor, George Mason University, Department of Electrical and                                                          | <u>August 2018-present</u>      |
| Science, Courtesy Appointment with the Department of Information Sciences and                                                         |                                 |
| Technology                                                                                                                            |                                 |
| <ul> <li>Advisory Committee Research and Technology Commercialization (R&amp;TC)</li> </ul>                                           | May 2018 - present              |
| Cybersecurity working group. Commonwealth of Virginia                                                                                 | may 2010 present                |
| <ul> <li>Assistant Professor, George Mason University, Department of Electrical and Comput</li> </ul>                                 | er Aug. 2012-August 2018        |
| Engineering, Courtesy Appointment with the Department of Computer Science,                                                            |                                 |
| Courtesy Appointment with the Department of Information Sciences and Technology                                                       |                                 |
| Board of Advisory Member, BroadPak Corporation, Santa Clara, California, USA.                                                         | July 2012-Present               |
| • NSF/CCC-CRA Computing Innovation Fellow, University of California San Diego,                                                        | Sept. 2010-Aug. 2012            |
| Department of Computer Science and Engineering (Mentor: Dean M. Tullsen)                                                              |                                 |
| <ul> <li>Graduate Research Assistant, University of California, Irvine, Department of</li> </ul>                                      | Sept. 2006-Sept. 2010           |
| Computer Science (Advisors: Alex Veidenbaum, Jean-Luc Gaudiot and Fadi Kurdahi                                                        | i)                              |
| <ul> <li>Design Architect, Novelics Inc., Aliso Viejo, California, USA.</li> </ul>                                                    | Jan. 2007-Oct. 2008             |
| • Researcher Assistant, McMaster University, Canada, Department of Electrical a                                                       | nd <u>Oct. 2005-Apr. 2006</u>   |
| Computer Engineering.                                                                                                                 |                                 |
| <ul> <li>Graduate Research Assistant, University of Victoria, Canada, Department of Electric<br/>and Commuter Engineering.</li> </ul> | cal <u>Sept. 2003-Mar. 2005</u> |
| and Computer Engineering.                                                                                                             | $O_{ot} = 2002 hm = 2002$       |
| - Research Assistant, Sharn Oniversity reenhology, remail, Electronic Research Cent                                                   | <u>001. 2002-5un. 2005</u>      |

### GRANTS

R

DOCKE

Δ

### Sponsored Research: Total \$7,295,000, GMU Portion: \$5,339,000, My Share: \$4,395,000.

 "Planning IUCRC George Mason University: Center for Hardware and Embedded System Security and Trust (CHEST)" <u>https://nsfchest.org/</u> <u>2018-2023</u>

Find authenticated court documents without watermarks at <u>docketalarm.com</u>.

| <u>NSF IUCRC,</u> (PI), \$15,000 for 2017-2018 planning and \$750,000 (expected) over 5 years                   |                    |
|-----------------------------------------------------------------------------------------------------------------|--------------------|
| for center expenses during phase I.                                                                             |                    |
| Role: PI and Center Director on GMU site, A collaborative effort composed of George Mason                       |                    |
| University, Northeastern University, University of Connecticut, University of Texas at Dallas,                  |                    |
| University of Virginia, and Wright State University to establish the first NSF/AFRL center on                   |                    |
| HW and Embedded Systems Security and Trust.                                                                     |                    |
| <ul> <li>"Obfuscated Logics to Enhance Security and Prevent Reverse Engineering"</li> </ul>                     | <u>2017-2020</u>   |
| DARPA MTO Office, (PI), \$1,800,000. (\$600K fab cost to GF), PM: Kerry Bernstein                               |                    |
| Role: Team lead on design and fabricating obfuscated logics in 14nm with GlobalFoundries.                       |                    |
| <ul> <li>"Mobilizing the Micro-Ops: Securing Processor Architectures via Context Sensitive Decoding"</li> </ul> | <u>2018-2021</u>   |
| DARPA MTO Office, SSITH program (PI on GMU site), Total: \$1,200,000. GMU share                                 |                    |
| (\$400,000), PM: Linton Salmon                                                                                  |                    |
| Role: Leading the team to detect HW vulnerabilities in out-of-order processors                                  |                    |
| <ul> <li>"Evolution of Computer Vision for Low Power Devices, Breaking its Power Wall and</li> </ul>            | <u>2017-2020</u>   |
| Computational Complexity"                                                                                       |                    |
| <u>NSF CSR-CNS</u> , (Co-PI), \$500,000.                                                                        |                    |
| Role: Developing an approximate Iterative Convolutional Neural Network coprocessor that                         |                    |
| supports approximation in memory and logic.                                                                     |                    |
| • "3D-Split of Obfuscation and Authentication of logic"                                                         | <u>2018-2019</u>   |
| DARPA MTO Office, (Co-PI), \$495,000. PM: Ken Plaks                                                             |                    |
| Role: Developing 3D-SOUL secure-compiler for cell, route and FSM obfuscation.                                   |                    |
| <ul> <li>"Persistence and Extraction of Digital Artifacts from Embedded Systems"</li> </ul>                     | <u>2016-2017</u>   |
| NIST, National Cybersecurity Center of Excellence,                                                              |                    |
| (Co-PI), \$75,000.                                                                                              |                    |
| Role: Establishing the persistence of digital artifacts on embedded systems through JTAG                        |                    |
| analysis.                                                                                                       |                    |
| <ul> <li>"Hybrid Spin Transfer Torque-CMOS Technology to Prevent Design Reverse Engineering"</li> </ul>         | <u>2015-2017</u>   |
| DARPA MTO Office, (PI), \$349,000. PM: Kerry Bernstein                                                          |                    |
| Role: Directing the project to design and deploy new circuit methods to build reconfigurable                    |                    |
| logics to enhance performance and power efficiency.                                                             |                    |
| <ul> <li>"Heterogeneous Ultra Low Power Accelerator for Wearable Biomedical Computing"</li> </ul>               | <u>2015-2018</u>   |
| <u>NSF CSR-CNS</u> , (PI), Total \$500,000, GMU portion \$288,000.                                              |                    |
| Role: Directing the project to design and deploy new circuit methods to build reconfigurable                    |                    |
| logics to enhance performance and power efficiency.                                                             |                    |
| • "A Novel Biomechatronic Interface Based on Wearable Dynamic Imaging Sensors"                                  | 2013-2018          |
| <u>NSF CPS – CNS</u> , (Co-PI) \$995,000.                                                                       |                    |
| Role: Designing a heterogeneous architecture for computing intensive biomedical application,                    |                    |
| Compare with state-of-the-art heterogeneous platforms such as TI OMAP and Nvidia Tegra.                         |                    |
| "Enhancing the Security on Embedded Automotive Systems"                                                         | <u>2013-2016</u>   |
| General Motors, (Co-PI) \$261,000.                                                                              |                    |
| Role: Hacking the CAN Bus Network of GM Cars.                                                                   |                    |
| <ul> <li>"Inter-core Selective Resource Pooling in a 3D Chip Multiprocessor"</li> </ul>                         | <u> 2010- 2012</u> |
| NSF CI Fellow Award, NSF 1019343/CRA Sub Award CIF-B-68, (PI), \$280,000.                                       |                    |
|                                                                                                                 |                    |
| Equipment Support from Industry                                                                                 |                    |
| <ul> <li>Nvidia Corporation: 2 Tesla K40 GPU for CNN training, \$9,560</li> </ul>                               | <u>2017</u>        |
| <ul> <li>Xilinx Corporation, 12 Xilinx ZYNQ board for HW accelerated computer vision, \$5,940</li> </ul>        | <u>2016</u>        |
| <ul> <li>Intel Corporation, 20 Intel Galileo and Intel Edison board for wearable computing, \$2,170</li> </ul>  | <u>2015</u>        |
|                                                                                                                 |                    |
| RESEARCH INTEREST                                                                                               |                    |
| Computer System Cybersecurity (Current)                                                                         |                    |

• Online malware detection

DOCKET

- Adversarial machine learning
- Side-channel processor architecture defense and attack
- Detecting and containing malware epidemic in IoT network

o Reverse engineering

### Big Data Computing (Current)

- Algorithms for energy-efficient acceleration of Big Data
- Deep machine learning and data mining acceleration on heterogeneous platforms
- o Applied machine learning for cloud workload management, scheduling and tuning
- o Emerging big data application benchmarking and characterization on heterogeneous architectures
- o Mapping data and model parallel big data frameworks to heterogeneous accelerator architectures

### Heterogeneous Architecture Design and Management (Current)

- o Design space exploration of FPGA+CPU architecture for emerging big data frameworks
- o Scheduling and resource management in heterogeneous multicore CPU+FPGA architectures
- Accelerator design for wearable biomedical applications
- 3D dynamic heterogeneous architecture design

### Emerging Memory Technologies (Current)

- Emerging DRAM architectures in 3D (HMC, Wide I/O) for big data applications
- Non-volatile logic and memory design
- Power and Thermal Management
  - Power/thermal and reliability issue in 3D architecture
  - Power management in emerging non-volatile memories
  - Power and energy optimization in VLSI circuits
  - Thermal management in emerging technologies such as 3D
  - o Reliability-aware memory design
  - o Dynamic power/thermal management in multi/many-core systems
  - Energy efficiency and power management in enterprise datacenter

### **PUBLICATIONS**

#### Publication Summary:

DOCKE

| Торіс                    | Number of    | Conference/Journal                               |
|--------------------------|--------------|--------------------------------------------------|
|                          | Publications |                                                  |
| Computer Security        | 14           | CHES, DAC, TODAES, ASPDAC, IOLTS, ISVLSI,        |
|                          |              | ISQED, ICCD, DATE, CASES, ICCAD                  |
| Applied Machine Learning | 23           | ASPDAC, CASES, DAC, DATE, ICCD, ISQED, IISWC,    |
|                          |              | FCCM, ICCAD, CODES-ISSS, CCGRID, ASAP,           |
|                          |              | GLSVLSI, ASPDAC, ICCD, TVLSI                     |
| Big Data Computing       | 26           | CCGRID, SoCC, TSMSCS, TOMPECS, TECS, JPDC,       |
|                          |              | JPDC, TMSCS, ICCD, DAC, IISWC, ISPASS, FCCM, Big |
|                          |              | Data, CF, SAMOS, IGSC, DATE                      |
| Resource Management      | 56           | ISCA, HPCA, TODAES, TVLSI, JETC, TVLSI, TVLSI,   |
|                          |              | MR, TECS, CAL, JSC, TVLSI, LCTES, SAMOS, IGSC,   |
|                          |              | GLSVLSI, ICCD, DATE, DAC                         |

| <b>Conference/Journal</b> | Number of    | <b>Conference/Journal</b> | Number of    | <b>Conference/Journal</b> | Number of    |
|---------------------------|--------------|---------------------------|--------------|---------------------------|--------------|
|                           | Publications |                           | Publications |                           | Publications |
| DAC                       | 7            | ISCA                      | 1            | CASES                     | 5            |
| DATE                      | 7            | HPCA                      | 1            | CODES-ISSS                | 2            |
| ISLPED                    | 3            | ISPASS                    | 1            | IISWC                     | 3            |
| ASPDAC                    | 4            | TVLSI                     | 9            | ISQED                     | 7            |
| ICCD                      | 11           | GLSVLSI                   | 8            | TMSCS                     | 2            |
| TODAES                    | 2            | TECS                      | 3            | SoCC                      | 1            |
| TOMPECS                   | 1            | JETC                      | 2            | CAL                       | 1            |
| CHES                      | 1            | LCTES                     | 1            | ISVLSI                    | 3            |
| ICCAD                     | 1            | CF                        | 3            | ISCAS                     | 3            |
| FCCM                      | 3            | Big Data                  | 2            | CCGRID                    | 2            |

DOCKET

## **Journal Papers**

| (24) "Programmable Gates Using Hybrid CMOS-STT Design to Prevent IC Reverse Engineering"<br>Theodore Winograd, Hassan Salmani, Hamid Mahmoodi, Kris Gaj, Houman Homayoun<br>ACM Transactions on Design Automation of Electronic Systems, Special issue on Internet of Things<br>System Performance, Reliability, and Security, 2018 (Accepted)                | TODAES  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| <ul> <li>(23) "Optimal Allocation of Computation and Communication in an IoT Network"</li> <li>Abhimanyu Chopra, Hakan Aydin, Setareh Rafatirad, Houman Homayoun</li> <li>ACM Transactions on Design Automation of Electronic Systems, Special issue on Internet of Things</li> <li>System Performance, Reliability, and Security, 2018 (Accepted)</li> </ul> | TODAES  |
| <ul> <li>(22) "Hardware Accelerated Mappers for Hadoop MapReduce Streaming"</li> <li>Katayoun Neshatpour, Maria Malik, Houman Homayoun</li> <li>IEEE Transactions on Multi-Scale Computing Systems, 2018 (Accepted)</li> </ul>                                                                                                                                | TMSCS   |
| <ul> <li>(21) "System and Architecture Level Characterization of Big Data Applications on Big and Little Core<br/>Server Architectures"</li> <li>Maria Malik, Katayoun Neshatpour, Setareh Rafatirad, Houman Homayoun<br/>ACM Transactions on Modeling and Performance Evaluation of Computing Systems, 2018<br/>(Accepted)</li> </ul>                        | TOMPECS |
| (20) "Low Overhead CS-based Heterogeneous Framework for Big Data Acceleration"<br>Amey Kulkarni, Colin Shea, Tahmid Abtahi, Houman Homayoun and Tinoosh Mohsenin<br>ACM Transaction on Embedded Computing Systems, 2018 (Accepted)                                                                                                                            | TECS    |
| (19) "Specialized Hardware-Supported Malware Detection Using Machine Learning Techniques"<br>Hossein Sayadi, Nisarg Patel and Houman Homayoun<br>IEEE Transactions on Dependable and Secure Computing, 2019 (under review).                                                                                                                                   | TDSC    |
| (18) "Big vs Little Core for Energy-Efficient Hadoop Computing"<br>Maria Malik; Katayoun Neshatpour; Setareh Rafatirad; Rajiv V Joshi; Houman Homayoun<br>Elsevier Journal of Parallel and Distributed Computing, Special Issue on Systems for Learning,<br>Inferencing, and Discovering (SLID), 2017 (Accepted)                                              | JPDC    |
| <ul> <li>(17) "Smart Grid on Chip: Work Load-Balanced On-Chip Power Delivery"<br/>Divya Patahk, Houman Homayoun, Ioannis Savidis<br/>IEEE Transactions on Very Large Scale Integration (VLSI) Systems, DOI: 10.1109/<br/>TVLSI.2017.2699644, 2017</li> </ul>                                                                                                  | TVLSI   |
| <ul> <li>(16) "Energy-Efficient Acceleration of MapReduce Applications Using FPGAs"</li> <li>Katayoun Neshatpour; Maria Malik; Houman Homayoun</li> <li>Elsevier Journal of Parallel and Distributed Computing, Special Issue on Systems for Learning,<br/>Inferencing, and Discovering (SLID) (Accepted)</li> </ul>                                          | JPDC    |
| <ul> <li>(15) "An Energy Efficient Programmable Manycore Accelerator for Personalized Biomedical Applications"</li> <li>Adam Page, Adwaya Kulkarni, Nasrin Attaran, Ali Jafari, Maria Malik, Houman Homayoun, and Tinoosh Mohsenin</li> <li>IEEE Transactions on Very Large Scale Integration (VLSI) Systems (Accepted)</li> </ul>                            | TVLSI   |
| <ul> <li>(14) "Heterogeneous HMC+DDRx Memory Management for Performance-Temperature Trade-offs"<br/>Mohammad Hossein Hajkazemi, Mohammad Khavari Tavana, Tinoosh Mohsein, Houman<br/>Homayoun<br/>ACM Journal on Emerging Technologies in Computing, 2017. (Accepted)</li> </ul>                                                                              | JETC    |
| (13) "Sparse Regression Driven Mixture Important Sampling for Memory Design"<br>Maria Malik, Rajiv Joshi, Rouwaida Kanj, Shupeng Sun, Houman Homayoun, Tong Li<br>IEEE Transactions on Very Large Scale Integration (VLSI) Systems (Accepted)                                                                                                                 | TVLSI   |
| (12) "Hadoop Workloads Characterization for Performance and Energy Efficiency Optimizations on                                                                                                                                                                                                                                                                | TMSCS   |

**A L A R M** Find authenticated court documents without watermarks at <u>docketalarm.com</u>.

| <i>Microservers</i> "<br>Maria Malik, Katayoun Neshatpour, Avesta Sasan, Setareh Rafatirad, <b>Houman Homayoun</b><br>IEEE Transactions on Multi-Scale Computing Systems (Accepted)                                                                                                                                                                                                                          |       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| (11) "ElasticCore: A Dynamic Heterogeneous Platform with Joint Core and Voltage/Frequency Scaling"<br>Mohammad Khavari Tavana, Mohammad Hossein Hajkazemi, Divya Pathak, Ioannis Savidis,<br>Houman Homayoun<br>IEEE Transactions on Very Large Scale Integration (VLSI) Systems (Accepted)                                                                                                                  | TVLSI |
| <ul> <li>(10) "Enhancing Power, Performance, and Energy-efficiency in Chip Multiprocessors Exploiting Inverse<br/>Thermal Dependence"</li> <li>Katayoun Neshatpour, Wane Burleson, Amin Khajeh, Houman Homayoun</li> <li>IEEE Transactions on Very Large Scale Integration (VLSI) Systems (Accepted)</li> </ul>                                                                                              | TVLSI |
| <ul> <li>(9) "Reliability analysis of spin transfer torque based look up tables under process variations and NBTI aging".</li> <li>Ragh Kuttappa, Houman Homayoun, Hassan Salmani, Hamid Mahmoodi.</li> <li>Elsevier Microelectronics Reliability Journal, Volume 62, p 156-166, 2016.</li> </ul>                                                                                                            | MR    |
| <ul> <li>(8) "Using a Flexible Fault-Tolerant Cache to Improve Reliability for Ultra Low Voltage Operation".<br/>Abbas Banaiyanmofrad, Houman Homayoun, Nikil Dutt.<br/>ACM Transactions on Embedded Computing. 14, no. 2 (2015): 32.</li> </ul>                                                                                                                                                             | TECS  |
| <ul> <li>(7) "Resistive Computation: A Critique".</li> <li>Hamid Mahmoodi, Sridevi Srinivasan Lakshmipuram, Manish Arora, Yashar Asgarieh, Houman Homayoun, Bill Lin and Dean M.Tullsen.</li> <li>IEEE Computer Architecture Letters, DOI 10.1109/L-CA.2013.23, 2014.</li> </ul>                                                                                                                             | CAL   |
| (6) "Multi-Copy Cache: A Highly Energy Efficient Cache Architecture".<br>Arup Chakraborty, Houman Homayoun, Amin Khejah, Nikil Dutt, Ahmed Eltawil, Fadi Kurdahi.<br>ACM Transactions on Embedded Computing Systems (TECS), 2014.                                                                                                                                                                            | TECS  |
| <ul> <li>(5) "Variation Trained Drowsy Cache (VTD-Cache): A History Trained Variation Aware Drowsy Cache for Fine Grain Voltage Scaling".</li> <li>Avesta Makhzan, Kiarash Amiri, Houman Homayoun, Ahmed Eltawil, Fadi J. Kurdahi.</li> <li>IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2010 (TVLSI). VOL. 20, Issue 4, pp: 630-642. April 2012.</li> </ul>                            | TVLSI |
| <ul> <li>(4) "MZZ-HVS: Multi Modes Zig-Zag Horizontal and Vertical Sleep Transistor Sharing to Reduce<br/>Leakage Power in On-Chip SRAM Peripheral Circuits".</li> <li>Houman Homayoun, Avesta Sasan, Alex Veidenbaum, Hsin-Cheng Yao, Shahin Golshan, Payam<br/>Heydari.</li> <li>IEEE Transactions on Very Large Scale Integration (VLSI) Systems, (TVLSI), VOL. 19, NO. 12,<br/>DECEMBER 2011.</li> </ul> | TVLSI |
| <ul> <li>(3) "On Leakage Power Optimization in Clock Tree Networks for ASICs and General-Purpose<br/>Processors"</li> <li>Houman Homayoun, Shahin Golshan, Eli Bozorgzadeh, Alex Veidenbaum, Fadi Kurdahi.<br/>Elsevier Journal of Sustainable Computing, Volume 1, Issue 1, March 2011, Pages 75-87 (Invited paper).</li> </ul>                                                                             | JSC   |
| (2) "Inquisitive Defect Cache: A Means of Combating Manufacturing Induced Process Variation".<br>Avesta Makhzan, Houman Homayoun, Ahmed Eltawil, Fadi J. Kurdahi.<br>IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2010 (TVLSI), VOL. 19, NO. 9,<br>SEPTEMBER 2011.                                                                                                                      | TVLSI |
| <ul> <li>(1) "Reducing Power in All Major CAM and SRAM Based Processor Units via Centralized, Dynamic Resource Size Management".</li> <li>Houman Homayoun, Avesta Sasan, Alex Veidenbaum, Jean-Luc Gaudiot.<br/>IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2010 (TVLSI), VOL. 19, NO. 11, NOVEMBER 2011.</li> </ul>                                                                   | TVLSI |

# DOCKET



## Explore Litigation Insights

Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

## **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

## **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

### LAW FIRMS

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

