### IN THE UNITED STATES PATENT AND TRADEMARK OFFICE

In re Patent of: Jentsung Lin

U.S. Patent No.: 7,693,002 Attorney Docket No.: 39521-0054IP1

Issue Date: April 6, 2010 Appl. Serial No.: 11/548,132

Filing Date: October 10, 2006

Title: DYNAMIC WORD LINE DRIVERS AND DECODERS FOR

**MEMORY ARRAYS** 

### **Mail Stop Patent Board**

Patent Trial and Appeal Board U.S. Patent and Trademark Office P.O. Box 1450 Alexandria, VA 22313-1450

# PETITION FOR INTER PARTES REVIEW OF UNITED STATES PATENT NO. 7,693,002 PURSUANT TO 35 U.S.C. §§ 311–319, 37 C.F.R. § 42



### **TABLE OF CONTENTS**

| I.   | RE               | QUIREMENTS FOR IPR UNDER 37 C.F.R. § 42.104                           | 1   |
|------|------------------|-----------------------------------------------------------------------|-----|
|      | A.               | Grounds for Standing Under 37 C.F.R. § 42.104(a)                      | 1   |
|      | В.               | Challenge Under 37 C.F.R. § 42.104(b) and Relief Requested            | 1   |
|      | C.               | LEVEL OF ORDINARY SKILL                                               | 2   |
|      | D.               | CLAIM CONSTRUCTION                                                    | 3   |
|      |                  | 1. "static precharge state"                                           |     |
|      |                  | 2. "conditional clock generator"                                      | 3   |
|      |                  | 3. "means for decoding a first portion of a memory address of a       |     |
|      |                  | memory array" (claim 11)                                              | 5   |
|      |                  | 4. "means for selectively providing a clock signal to a selected gro  | oup |
|      |                  | of wordline drivers based on the first portion of the memory          |     |
|      |                  | address [of a memory array]" (claims 11 and 27)                       | 5   |
|      |                  | 5. "means for decoding a second portion of the memory address"        |     |
|      |                  | (claims 11 and 14)                                                    | 6   |
|      |                  | 6. "means for activating a particular wordline driver of the selected |     |
|      |                  | group of wordline drivers according to the second portion of the      | е   |
|      |                  | memory address" (claims 11 and 27)                                    |     |
|      |                  | 7. "means for applying the second portion of the memory address       |     |
|      |                  | a shared address line" (claim 14)                                     | 7   |
| II.  | BACKGROUND       |                                                                       |     |
|      |                  | '002 patent                                                           |     |
|      |                  | Prosecution History                                                   |     |
| TTT  |                  | PLICATION OF PRIOR ART TO CHALLENGED CLAIMS                           |     |
| III. |                  |                                                                       |     |
|      | Α.               | Claim 1 is Obvious Over Sato [GROUND-1]  Overview of Sato             |     |
|      | D                | Claim 1 is Obvious Over Asano in view of Itoh [GROUND-2]              |     |
|      | В.               | Overview of Asano                                                     |     |
|      |                  | Overview of Itoh and its Integration with Asano                       |     |
|      | $\boldsymbol{C}$ | Claims 2-28 and 31-37 Are Obvious Over Sato [GROUND-1]; Claim         |     |
|      | C.               | 2-17, 20-28, and 31-36 Are Obvious Over Asano in view of Itoh         | 13  |
|      |                  | [GROUND-2]                                                            | 51  |
| IV.  | DΛ               | YMENT OF FEES – 37 C.F.R. § 42.103                                    |     |
|      |                  | Ÿ                                                                     |     |
| V.   | CO               | NCLUSION                                                              | 81  |
| VI.  | MA               | ANDATORY NOTICES UNDER 37 C.F.R § 42.8(a)(1)                          | 82  |
|      |                  | Real Party-In-Interest Under 37 C.F.R. § 42.8(b)(1)                   |     |
|      | В.               | Related Matters Under 37 C.F.R. § 42.8(b)(2)                          |     |
|      |                  |                                                                       |     |



# Attorney Docket No. 39521-0054IP1 IPR of U.S. Patent No. 7,693,002

| C. | Lead And Back-Up Counsel Under 37 C.F.R. § 42.8(b)(3) | 82 |
|----|-------------------------------------------------------|----|
| D. | Service Information                                   | 82 |



### **EXHIBITS**

| APPLE-1001 | U.S. Patent No. 7,693,002 to Jentsung Lin ("the '002 patent")                                         |
|------------|-------------------------------------------------------------------------------------------------------|
| APPLE-1002 | Prosecution History of the '002 patent ("the Prosecution History")                                    |
| APPLE-1003 | Declaration of Dr. Robert Horst, Ph.D                                                                 |
| APPLE-1004 | Curriculum Vitae of Dr. Horst                                                                         |
| APPLE-1005 | U.S. Patent No. 4,951,259 to Yoichi Sato ("Sato")                                                     |
| APPLE-1006 | U.S. Patent Pub. No. 2006/0098520 to Toru Asano et al. ("Asano")                                      |
| APPLE-1007 | Kiyoo Itoh, <i>VLSI Memory Chip Design</i> , (Springer 2001) ("Itoh")                                 |
| APPLE-1008 | U.S. Patent No. 5,291,076 to Jeffrey T. Bridges ("Bridges")                                           |
| APPLE-1009 | Stephen Brown et al., Fundamentals of Digital Logic with Verilog Design, (McGraw Hill 2003) ("Brown") |
| APPLE-1010 | Declaration of Edward G. Faeth (Authentication of APPLE-1007 and APPLE-1009)                          |
| APPLE-1011 | U.S. Patent No. 6,483,771 to Tae-jeen Shin ("Shin")                                                   |
| APPLE-1012 | U.S. Patent No. 5,602,796 to Kenichiro Sugio ("Sugio")                                                |



Apple Inc., ("Petitioner" or "Apple") petitions for Inter Partes Review ("IPR") under 35 U.S.C. §§ 311–319 and 37 C.F.R. § 42 of claims 1-28 and 31-37 ("the Challenged Claims") of U.S. Patent No. 7,693,002 ("the '002 patent"). As explained in this petition, there exists a reasonable likelihood that Apple will prevail with respect to at least one of the Challenged Claims.

The Challenged Claims are unpatentable based on teachings set forth in at least the references presented in this petition. Apple respectfully submits that an IPR should be instituted, and that the Challenged Claims should be canceled as unpatentable.

### I. REQUIREMENTS FOR IPR UNDER 37 C.F.R. § 42.104

## A. Grounds for Standing Under 37 C.F.R. § 42.104(a)

Apple certifies that the '002 Patent is available for IPR. The present petition is being filed within one year of service of a complaint against Apple in ITC investigation Mobile Electronic Devices and Radio Frequency and Processing Components (ITC-337-TA-1093); and Qualcomm Inc. v. Apple Inc., 3:17-CV-02398 (S.D. Cal.).

Apple is not barred or estopped from requesting this review challenging the Challenged Claims on the below-identified grounds.

# B. Challenge Under 37 C.F.R. § 42.104(b) and Relief Requested

Petitioner requests IPR on the gourds in the table below, as explained herein



# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

## **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

