Figure 7-6 shows the full-speed driver signal waveforms. Figure 7-6. Full-speed Signal Waveforms # 7.1.1.2 Low-speed (1.5 Mb/s) Driver Characteristics A low-speed device must have a captive cable with the Series A connector on the plug end. The combination of the cable and the device must have a single-ended capacitance of no less than 200 pF and no more than 450 pF on the D+ or D- lines. The propagation delay (TLSCBL) of a low-speed cable must be less than 18 ns. This is to ensure that the reflection occurs during the first half of the signal rise/fall, which allows the cable to be approximated by a lumped capacitance. Figure 7-7 shows the low-speed driver signal waveforms. Figure 7-7. Low-speed Driver Signal Waveforms ## 7.1.1.3 High-speed (480 Mb/s) Driver Characteristics A high-speed USB connection is made through a shielded, twisted pair cable with a differential characteristic impedance (Zo) of 90 $\Omega$ ±15%, a common mode impedance (ZoM) of 30 $\Omega$ ±30%, and a maximum one-way delay of 26 ns (Tescel). The D+ and D- circuit board traces which run between a transceiver and its associated connector should also have a nominal differential impedance of 90 $\Omega$ , and together they may add an additional 4 ns of delay between the transceivers. (See Section 7.1.6 for details on impedance specifications of boards and transceivers.) The differential output impedance of a high-speed capable driver is required to be 90 $\Omega$ ±10%. When either the D+ or D- lines are driven high, VHSOH (the high-speed mode high-level output voltage driven on a data line with a precision 45 $\Omega$ load to GND) must be 400 mV ±10%. On a line which is not driven, either because the transceiver is not transmitting or because the opposite line is being driven high, VHSOL (the high-speed mode low-level output voltage driven on a data line with a 45 $\Omega$ load to GND) must be 0 V ± 10 mV. Note: Unless indicated otherwise, all voltage measurements are to be made with respect to the local circuit ground. Note: This specification requires that a high-speed capable transceiver operating in full-speed or low-speed mode must have a driver impedance (Zhsdrv) of 45 $\Omega$ ±10%. It is recommended that the driver impedances be matched to within 5 $\Omega$ within a transceiver. For upstream facing transceivers which do not support high-speed mode, the driver output impedance (Zdrv) must fall within the range of 28 $\Omega$ to 44 $\Omega$ . On downstream facing ports, RPD resistors (15 k $\Omega$ ±5%) must be connected from D+ and D- to ground. When a high-speed capable transceiver transitions to high-speed mode, the high-speed idle state is achieved by driving SEO with the low-/full-speed drivers at each end of the link (so as to provide the required terminations), and by disconnecting the D+ pull-up resistor in the upstream facing transceiver. In the preferred embodiment, a transceiver activates its high-speed current driver only when transmitting high-speed signals. This is a potential design challenge, however, since the signal amplitude and timing specifications must be met even on the first symbol within a packet. As a less efficient alternative, a transceiver may cause its high-speed current source to be continually active while in high-speed mode. When the transceiver is not transmitting, the current may be directed into the device ground rather than through the current steering switch which is used for data signaling. In the example circuit, steering the current to ground is accomplished by setting HS Drive Enable low. In CMOS implementations, the driver impedance will typically be realized by the combination of the driver's intrinsic output impedance and Rs. To optimally control ZHSDRV and to minimize parasitics, it is preferred the driver impedance be minimized (under 5 $\Omega$ ) and the balance of the 45 $\Omega$ should be contributed by the Rs component. When a transceiver operating in high-speed mode transmits, the transmit current is directed into either the $D^+$ or $D^-$ data line. A J is asserted by directing the current to the $D^+$ line, a K by directing it to the $D^-$ line. When each of the data lines is terminated with a 45 $\Omega$ resistor to the device ground, the effective load resistance on each side is 22.5 $\Omega$ . Therefore, the line into which the drive current is being directed rises to 17.78 ma \* 22.5 $\Omega$ or 400 mV (nominal). The other line remains at the device ground voltage. When the current is directed to the opposite line, these voltages are reversed. # 7.1.2 Data Signal Rise and Fall, Eye Patterns The following sections specify the data signal rise and fall times for full-speed and low-speed signaling, and the rise time and eye patterns for high-speed signaling. 129 # 7.1.2.1 Low-speed and Full-speed Data Signal Rise and Fall For low-speed and full-speed, the output rise time and fall times are measured between 10% and 90% of the signal (Figure 7-8). Rise and fall time requirements apply to differential transitions as well as to transitions between differential and single-ended signaling. The rise and fall times for full-speed buffers are measured with the load shown in Figure 7-9. The rise and fall times must be between 4 ns and 20 ns and matched to within $\pm 10\%$ to minimize RFI emissions and signal skew. The transitions must be monotonic. The rise and fall times for low-speed buffers are measured with the load shown in Figure 7-10. The capacitive load shown in Figure 7-10 is representative of the worst-case load allowed by the specification. A downstream facing transceiver is allowed 150 pF of input/output capacitance (CIND). A low-speed device (including cable) may have a capacitance of as little as 200 pF and as much as 450 pF. This gives a range of 200 pF to 600 pF as the capacitive load that a downstream facing low-speed buffer might encounter. Upstream facing buffers on low-speed devices must be designed to drive the capacitance of the attached cable plus an additional 150 pF. If a low-speed buffer is designed for an application where the load capacitance is known to fall in a different range, the test load can be adjusted to match the actual application. Low-speed buffers on hosts and hubs that are attached to USB receptacles must be designed for the 200 pF to 600 pF range. The rise and fall time must be between 75 ns and 300 ns for any balanced, capacitive test load. In all cases, the edges must be matched to within ±20% to minimize RFI emissions and signal skew. The transitions must be monotonic. For both full-speed and low-speed signaling, the crossover voltage (VCRS) must be between 1.3 V and 2.0 V. For low-speed and full-speed, this specification does not require matching signal swing matching to any greater degree than described above. However, when signaling, it is preferred that the average voltage on the D+ and D- lines should be constant. This means that the amplitude of the signal swing on both D+ and D- should be the same; the low and high going transition should begin at the same time and change at the same rate; and the crossover voltage should be the same when switching to a J or K. Deviations from signal matching will result in common-mode noise that will radiate and affect the ability of devices and systems to pass tests that are mandated by government agencies. Figure 7-8. Data Signal Rise and Fall Time Figure 7-9. Full-speed Load Figure 7-10. Low-speed Port Loads Note: The CL for low-speed port load only represents the range of loading that might be added when the low-speed device is attached to a hub. The low-speed buffer must be designed to drive the load of its attached cable plus CL. A low-speed buffer design that can drive the downstream test load would be capable of driving any legitimate upstream load. # 7.1.2.2 High-speed Signaling Eye Patterns and Rise and Fall Time The following specifications apply to high-speed mode signaling. All bits, including the first and last bit of a packet, must meet the following eye pattern requirements for timing and amplitude. Figure 7-11. Measurement Planes Figure 7-11 defines four test planes which will be referenced in this section. TP1 and TP4 are the points where the transceiver IC pins are soldered to the hub and device circuit boards, respectively. TP2 is at the mated pins of the A connector, and TP3 is at the mated pins of the B connector (or, in the case of a captive cable, where the cable is attached to the circuit board). The following differential eye pattern templates specify transmit waveform and receive sensitivity requirements at various points and under various conditions. When testing high-speed transmitters and receivers, measurements are made with the Transmitter/Receiver Test Fixture shown in Figure 7-12. In either case, the fixture is attached to the USB connector closest to the transceiver being tested. 131 PA\_0001341 Transmitter Test Attenuation: Voltage at Scope Inputs = 0.760 \* Voltage at Transmitter Outputs Receiver Test Attenuation: Voltage at Receiver Inputs = 0.684 \* Voltage at Data Generator Outputs Figure 7-12. Transmitter/Receiver Test Fixture Note: When testing the upstream facing port of a device, VBUS must be provided from the time the device is placed in the appropriate test mode until the test is completed. This requirement will likely necessitate additional switching functionality in the test fixture (for example, to switch the D+ and D- lines between the host controller and the test instrument). Such additions must have minimal impact on the high frequency measurement results. Transmit eye patterns specify the minimum and maximum limits, as well as limits on timing jitter, within which a driver must drive signals at each of the specified test planes. Receive eye patterns specify the minimum and maximum limits, as well as limits on timing jitter, within which a receiver must recover data. Conformance to Templates 1, 2, 3, and 4 is required for USB 2.0 hubs and devices: - Template 1: Transmit waveform requirements for hub measured at TP2, and for device (without a captive cable) measured at TP3 - Template 2: Transmit waveform requirements for device (with a captive cable) measured at TP2 - Template 3: Receiver sensitivity requirements for device (with a captive cable) when signal is applied at TP2 - **Template 4:** Receiver sensitivity requirements for device (without a captive cable) when signal is applied at TP3, and for hub when signal is applied at TP2 - Templates 5 and 6 are recommended guidelines for designers: - Template 5: Transmit waveform requirements for hub transceiver measured at TP1, and for device transceiver measured at TP4 - **Template 6:** Receiver sensitivity requirements for device transceiver when signal is applied at TP4, and for hub transceiver at when signal is applied at TP1 ### Template 1 Figure 7-13 shows the transmit waveform requirements for a hub measured at TP2, and for a device (without a captive cable) measured at TP3. | | Voltage Level (D+ - D-) | Time (% of Unit Interval) | |---------|--------------------------------------------------------------|---------------------------| | Level 1 | 525 mV in UI following a transition,<br>475 mV in all others | N/A | | Level 2 | -525 mV in UI following a transition,<br>-475 in all others | N/A | | Point 1 | 0 V | 7.5% UI | | Point 2 | 0 V | 92.5% UI | | Point 3 | 300 mV | 37.5% UI | | Point 4 | 300 mV | 62.5% UI | | Point 5 | -300 mV | 37.5% UI | | Point 6 | -300 mV | 62.5% UI | Figure 7-13. Template 1 133 PA\_0001343 ### Template 2 Figure 7-14 shows transmit waveform requirements for a device (with a captive cable) measured at TP2. | | Voltage Level (D+ - D-) | Time (% of Unit Interval) | |---------|--------------------------------------------------------------|---------------------------| | Level 1 | 525 mV in UI following a transition,<br>475 mV in all others | N/A | | Level 2 | -525 mV in UI following a transition,<br>-475 in all others | N/A | | Point 1 | 0 V | 12.5% UI | | Point 2 | 0 V | 87.5% UI | | Point 3 | 175 mV | 35% UI | | Point 4 | 175 mV | 65% UI | | Point 5 | -175 mV | 35% UI | | Point 6 | -175 mV | 65% UI | Figure 7-14. Template 2 ### Template 3 Figure 7-15 shows receiver sensitivity requirements for a device (with a captive cable) when a signal is applied at TP2. | | Voltage Level (D+ - D-) | Time (% of Unit Interval) | |---------|-------------------------|---------------------------| | Level 1 | 575 mV | N/A | | Level 2 | -575 mV | N/A | | Point 1 | 0 V | 10% UI | | Point 2 | 0 V | 90% UI | | Point 3 | 275 mV | 40% UI | | Point 4 | 275 mV | 60% UI | | Point 5 | -275 mV | 40% UI | | Point 6 | -275 mV | 60% UI | Figure 7-15. Template 3 Note: This eye is intended to specify differential data receiver sensitivity requirements. Levels 1 and 2 are outside the Disconnect Threshold values, but disconnection is detected at the source (after a minimum of 32 bit times without any transitions), not at the target receiver. 135 PA\_0001345 ### Template 4 Figure 7-16 shows receiver sensitivity requirements for a device (without a captive cable) when signal is applied at TP3, and for a hub when a signal is applied at TP2. | | Voltage Level (D+ - D-) | Time (% of Unit Interval) | |---------|-------------------------|---------------------------| | Level 1 | 575 mV | N/A | | Level 2 | -575 mV | N/A | | Point 1 | 0 V | 15% UI | | Point 2 | 0 V | 85% UI | | Point 3 | 150 mV | 35% UI | | Point 4 | 150 mV | 65% UI | | Point 5 | -150 mV | 35% UI | | Point 6 | -150 mV | 65% UI | Figure 7-16. Template 4 Note: This eye is intended to specify differential data receiver sensitivity requirements. Levels 1 and 2 are outside the Disconnect Threshold values, but disconnection is detected at the source (after a minimum of 32 bit times without any transitions), not at the target receiver. # Template 5 Figure 7-17 shows transmit waveform requirements for a hub transceiver measured at TP1 and for a device transceiver measured at TP4. | | Voltage Level (D+ - D-) | Time (% of Unit Interval) | |---------|--------------------------------------------------------------|---------------------------| | Level 1 | 525 mV in UI following a transition,<br>475 mV in all others | N/A | | Level 2 | -525 mV in UI following a transition,<br>-475 in all others | N/A | | Point 1 | 0 V | 5% UI | | Point 2 | 0 V | 95% UI | | Point 3 | 300 mV | 35% UI | | Point 4 | 300 mV | 65% UI | | Point 5 | -300 mV | 35% UI | | Point 6 | -300 mV | 65% UI | Figure 7-17. Template 5 137 PA\_0001347 ### Template 6 Figure 7-18 shows receiver sensitivity requirements for a device transceiver when a signal is applied at TP4 and for a hub transceiver when a signal is applied at TP1. | | Voltage Level (D+ - D-) | Time (% of Unit Interval) | |---------|-------------------------|---------------------------| | Level 1 | 575 mV | N/A | | Level 2 | -575 mV | N/A | | Point 1 | 0 V | 20% UI | | Point 2 | 0 V | 80% UI | | Point 3 | 150 mV | 40% UI | | Point 4 | 150 mV | 60% UI | | Point 5 | -150 mV | 40% UI | | Point 6 | -150 mV | 60% UI | Figure 7-18. Template 6 Note: This eye is intended to specify differential data receiver sensitivity requirements. Levels 1 and 2 are outside the Disconnect Threshold values, but disconnection is detected at the source (after a minimum of 32 bit times without any transitions), not at the target receiver. 138 PA\_0001348 ### High-speed Signaling Rise and Fall Times The transition time of a high-speed driver must not be less than the specified minimum allowable differential rise and fall time (THSR and THSF). Transition times are measured when driving a reference load of 45 $\Omega$ to ground on D+ and D-. Figure 7-12 shows a recommended "Transmitter Test Fixture" for performing these measurements. For a hub, or for a device with detachable cable, the 10% to 90% high-speed differential rise and fall times must be 500 ps or longer when measured at the A or B receptacles (respectively). For a device with a captive cable assembly, it is a recommended design guideline that the 10% to 90% highspeed differential rise and fall times must be 500 ps or longer when measured at the point where the cable is attached to the device circuit board. It is required that high-speed data transitions be monotonic over the minimum vertical openings specified in the preceding eye pattern templates. ### 7.1.2.3 Driver Usage The upstream facing ports of functions must use one and only one of the following three driver configurations: - 1. Low-speed Low-speed drivers only - 2. Full-speed Full-speed drivers only - 3. Full-/high-speed Combination full-speed and high-speed drivers Upstream facing USB 2.0 hub ports must use full-/high-speed drivers. Such ports must be capable of transmitting data at low-speed and full-speed rates with full-speed signaling, and at the high-speed rate using high-speed signaling. Downstream facing ports (including the host) must support low-speed, full-speed, and high-speed signaling, and must be able to transmit data at each of the three associated data rates. In this section, there is reference to a situation in which high-speed operation is "disallowed." This topic is discussed in depth in Chapter 11 of this specification. In brief, a high-speed capable hub's downstream facing ports are "high-speed disallowed" if the hub is unable to establish a high-speed connection on its upstream facing port. For example, this would be the case for the downstream facing ports of a high-speed capable hub when the hub is connected to a USB 1.1 host controller. When a full-/high-speed device is attached to a pre-USB 2.0 hub, or to a hub port which is high-speed disallowed, it is required to behave as a full-speed only device. When a full-/high-speed device is attached to a USB 2.0 hub which is not high-speed disallowed, it must operate with high-speed signaling and data rate. ### 7.1.3 Cable Skew The maximum skew introduced by the cable between the differential signaling pair (i.e., D+ and D- (TSKEW)) must be less than 100 ps and is measured as described in Section 6.7. # 7.1.4 Receiver Characteristics This section discusses the receiver characteristics for low-speed, full-speed, and full-/high-speed transceivers. ### 7.1.4.1 Low-speed and Full-speed Receiver Characteristics A differential input receiver must be used to accept the USB data signal. The receiver must feature an input sensitivity (VDI) of at least 200 mV when both differential data inputs are in the differential common mode range (VCM) of 0.8 V to 2.5 V, as shown in Figure 7-19. 139 In addition to the differential receiver, there must be a single-ended receiver for each of the two data lines. The receivers must have a switching threshold between 0.8~V~(VIL) and 2.0~V~(VIH). It is recommended that the single-ended receivers incorporate hysteresis to reduce their sensitivity to noise. Both D+ and D- may temporarily be less than $V_{IH}$ (min) during differential signal transitions. This period can be up to 14 ns (TFST) for full-speed transitions and up to 210 ns (TLST) for low-speed transitions. Logic in the receiver must ensure that that this is not interpreted as an SE0. Figure 7-19. Differential Input Sensitivity Range for Low-/full-speed ## 7.1.4.2 High-speed Receiver Characteristics A high-speed capable transceiver receiver must conform to the receiver characteristics specifications called out in Section 7.1.4.1 when receiving in low-speed or full-speed modes. As shown in Figure 7-1, a high-speed capable transceiver which is operating in high-speed mode "listens" for an incoming serial data stream with the high-speed differential data receiver and the transmission envelope detector. Additionally, a downstream facing high-speed capable transceiver monitors the amplitude of the differential voltage on the lines with the disconnection envelope detector. When receiving in high-speed mode, the differential receiver must be able to reliably receive signals that conform to the Receiver Eye Pattern templates shown in Section 7.1.2. Additionally, it is a strongly recommended guideline that a high-speed receiver should be able to reliably receive such signals in the presence of a common mode voltage component (VHSCM) over the range of -50 mV to 500 mV (the nominal common mode component of high-speed signaling is 200 mV). Low frequency chirp J and K signaling, which occurs during the Reset handshake, should be reliably received with a common mode voltage range of -50 mV to 600 mV. Reception of data is qualified by the output of the transmission envelope detector. The receiver must disable data recovery when the signal falls below the high-speed squelch level (VHSSQ) defined in Table 7-3. (Detector must indicate squelch when the magnitude of the differential voltage envelope is $\leq 100$ mV, and must not indicate squelch if the amplitude of differential voltage envelope is $\geq 150$ mV.) Squelch detection must be done with a differential envelope detector, such as the one shown in Figure 7-1. The envelope detector used to detect the squelch state must incorporate a filtering mechanism that prevents indication of squelch during differential data crossovers. The definition of a high-speed packet's SYNC pattern, together with the requirements for high-speed hub repeaters, guarantee that a receiver will see at least 12 bits of SYNC (KJKJKJKJKJK) followed by the data portion of the packet. This means that the combination of squelch response time, DLL lock time, and end of SYNC detection must occur within 12 bit times. This is required to assure that the first bit of the packet payload will be received correctly. In the case of a downstream facing port, a high-speed capable transceiver must include a differential envelope detector that indicates when the signal on the data exceeds the high-speed Disconnect level (VHSDSC) as defined in Table 7-3. (The detector must not indicate that the disconnection threshold has been exceeded if the differential signal amplitude is $\leq$ 525 mV, and must indicate that the threshold has been exceeded if the differential signal amplitude is $\geq$ 625 mV.) 140 When sampled at the appropriate time, this detector provides indication that the device has been disconnected. The details of how the disconnection envelope detector is used are described in Section 7.1.7.3. # 7.1.5 Device Speed Identification The following sections specify the speed identification mechanisms for low-speed, full-speed, and high-speed. ### 7.1.5.1 Low-/Full-speed Device Speed Identification The USB is terminated at the hub and function ends as shown in Figure 7-20 and Figure 7-21. Full-speed and low-speed devices are differentiated by the position of the pull-up resistor on the downstream end of the cable: - Full-speed devices are terminated as shown in Figure 7-20 with the pull-up resistor on the D+ line. - Low-speed devices are terminated as shown in Figure 7-21 with the pull-up resistor on the D-line. - The pull-down terminators on downstream facing ports are resistors of 15 k $\Omega$ ±5% connected to ground. The design of the pull-up resistor must ensure that the signal levels satisfy the requirements specified in Table 7-2. In order to facilitate bus state evaluation that may be performed at the end of a reset, the design must be able to pull-up D+ or D- from 0 V to VIH (min) within the minimum reset relaxation time of 2.5 $\mu$ s. A device that has a detachable cable must use a 1.5 $k\Omega$ ±5% resistor tied to a voltage source between 3.0 V and 3.6 V (VTERM) to satisfy these requirements. Devices with captive cables may use alternative termination means. However, the Thevenin resistance of any termination must be no less than 900 $\Omega$ . Note: The venin resistance of termination does not include the 15 k $\Omega$ ±5% resistor on host/hub. The voltage source on the pull-up resistor must be derived from or controlled by the power supplied on the USB cable such that when VBUS is removed, the pull-up resistor does not supply current on the data line to which it is attached. Figure 7-20. Full-speed Device Cable and Resistor Connections Figure 7-21. Low-speed Device Cable and Resistor Connections 141 # 7.1.5.2 High-speed Device Speed Identification The high-speed Reset and Detection mechanisms follow the behavioral model for low-/full-speed. When reset is complete, the link must be operating in its appropriate signaling mode (low-speed, full-speed, or high-speed as governed by the preceding usage rules), and the speed indication bits in the port status register will correctly report this mode. Software need only initiate the assertion of reset and read the port status register upon notification of reset completion. High-speed capable devices initially attach as full-speed devices. This means that for high-speed capable upstream facing ports, RPU (1.5 k $\Omega$ ±5%) must be connected from D+ to the 3.3 V supply (as shown in Figure 7-1) through a switch which can be opened under SW control. After the initial attachment, high-speed capable transceivers engage in a low level protocol during reset to establish a high-speed link and to indicate high-speed operation in the appropriate port status register. This protocol is described in Section 7.1.7.5. ### 7.1.6 Input Characteristics The following sections describe the input characteristics for transceivers operating in low-speed, full-speed, and high-speed modes. ### 7.1.6.1 Low-speed and Full-speed Input Characteristics The input impedance of D+ or D- without termination should be > 300 k $\Omega$ (ZINP). The input capacitance of a port is measured at the connector pins. Upstream facing and downstream facing ports are allowed different values of capacitance. The maximum capacitance (differential or single-ended) (CIND) allowed on a downstream facing port of a hub or host is 150 pF on D+ or D- when operating in low-speed or full-speed. This is comprised of up to 75 pF of lumped capacitance to ground on each line at the transceiver and in the connector, and an additional 75 pF capacitance on each conductor in the transmission line between the receptacle and the transceiver. The transmission line between the receptacle and RS must be 90 $\Omega \pm 15\%$ . The maximum capacitance on an upstream facing port of a full-speed device with a detachable cable (Cinub) is 100 pF on D+ or D-. This is comprised of up to 75 pF of lumped capacitance to ground on each line at the transceiver and in the connector and an additional 25 pF capacitance on each conductor in the transmission line between the receptacle and the transceiver. The difference in capacitance between D+ and D- must be less than 10%. For full-speed devices with captive cables, the device itself may have up to 75 pF of lumped capacitance to ground on D+ and D-. The cable accounts for the remainder of the input capacitance. A low-speed device is required to have a captive cable. The input capacitance of the low-speed device will include the cable. The maximum single-ended or differential input capacitance of a low-speed device is 450 pF (CLINIA). For devices with captive cables, the single-ended input capacitance must be consistent with the termination scheme used. The termination must be able to charge the D+ or D- line from 0 V to $V_{IH}$ (min) within 2.5 $\mu$ s. The capacitance on D+/D- includes the single-ended input-capacitance of the device (measured from the pins on the connector on the cable) and the 150 pF of input capacitance of the host/hub. An implementation may use small capacitors at the transceiver for purposes of edge rate control. The sum of the capacitance of the added capacitor (Cedge), the transceiver, and the trace connecting capacitor and transceiver to Rs must not exceed 75 pF (either single-ended or differential) and the capacitance must be balanced to within 10%. The added capacitor, if present, must be placed between the transceiver pins and Rs (see Figure 7-22). Use of ferrite beads on the D+ or D- lines of full-speed devices is discouraged. Figure 7-22. Placement of Optional Edge Rate Control Capacitors for Low-/full-speed # 7.1.6.2 High-speed Input Characteristics Figure 7-23 shows the simple equivalent loading circuit of a USB device operating in high-speed receive mode. Figure 7-23. Diagram for High-speed Loading Equivalent Circuit When operating in high-speed signaling mode, a transceiver must meet the following loading specifications: - 1. DC output voltage and resistance specifications - 2. TDR loading specification Additionally, it is strongly recommended that a transceiver component operating in high-speed signaling mode should meet the following lumped capacitance guideline. The use of ferrites on high-speed data lines is strongly discouraged. DC output voltage and resistance specifications – A transceiver that is in high-speed mode must present a DC load on each of the data lines nominally equivalent to 45 $\Omega$ to ground. The actual resistance, ZHSDRV, must be $40.5~\Omega \le Z$ HSDRV $\le 49.5~\Omega$ . The output voltage in the high-speed idle state (VHSTERM) is specified in Table 7-3 **TDR loading specification** – The AC loading specifications of a transceiver in the high-speed idle state are specified in terms of differential TDR (Time Domain Reflectometer) measurements. These measurements govern the maximum allowable transmission line discontinuities for the port connector, the interconnect leading from the connector to the transceiver, the transceiver package, and the transceiver IC itself. In the special case of a high-speed capable device with a captive cable, the transmission line discontinuities of the cable assembly are also governed. 143 The following specifications must be met with the incident rise time of the differential TDR set to 400 ps. It is important to note that all times are "as displayed" on the TDR and are hence "round trip times." Termination Impedance (ZHSTERM) is measured on the TDR trace at a specific measurement time following the connector reference time. The connector reference time is determined by disconnecting the TDR connection from the port connector and noting the time of the open circuit step. For an A connector, the measurement time is 8 ns after the connector reference location. For a B connector, the measurement time is 4 ns after the connector reference location. The differential termination impedance must be: $$80 \Omega \le Z$$ HSTERM $\le 100 \Omega$ Through Impedance (Zhsthru) is the impedance measured from 500 ps before the connector reference location until the time governed by the Termination impedance specification. $$70 \Omega \le Z$$ HSTHRU $\le 110 \Omega$ In the Exception Window (a sliding 1.4 ns window inside the Through Impedance time window), the differential impedance may exceed the Through limits. No single excursion, however, may exceed the Through limits for more than twice the TDR rise time (400 ps). In the special case of a high-speed capable device with a captive cable, the same specifications must be met, but the TDR measurements must be made through the captive cable assembly. Determination of the connector reference time can be more difficult in this case, since the cable may not be readily removable from the port being tested. It is left to the tester of a specific device to determine the connector reference location by whatever means are available. # Lumped capacitance guideline for the transceiver component When characterizing a transceiver chip as an isolated component, the measurement can be performed effectively at the chip boundary shown in Figure 7-23 without USB connectors or cables. Parasitic capacitance of the test fixture can be corrected by measuring the capacitance of the fixture itself and subtracting this reading from the reading taken with the transceiver inserted. If the terminations are off-chip, discrete Rs resistors should be in place during the measurements, and measurements should be taken on the "connector side" of the resistors. The transceiver should be in Test\_SEO\_NAK mode during testing. Capacitance measurements are taken from each of the data lines to ground while the other line is left open. The instrument used to perform this measurement must be able to determine the effective capacitance to ground in the presence of the parallel effective resistance to ground. Capacitance to Ground on each line: Chsload $\leq 10 \text{ pF}$ Matching of Capacitances to Ground: $\leq 1.0 \text{ pF}$ The guideline is to allow no more than 5.0 pF for the transceiver die itself and no more than an additional 5 pF for the package. The differential capacitance across the transceiver inputs should be no more than 5.0 pF # 7.1.7 Signaling Levels The following sections specify signaling levels for low-speed, full-speed, and high-speed operation. ### 7.1.7.1 Low-/Full-speed Signaling Levels Table 7-2 summarizes the USB signaling levels. The source is required to drive the levels specified in the second column, and the target is required to identify the correct bus state when it sees the levels in the third column. (Target receivers can be more sensitive as long as they are within limits specified in the fourth column.) 144 Table 7-2. Low-/full-speed Signaling Levels | Bus State | Signaling Levels | | | |------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------| | | At originating source | At final target connector | | | | connector (at end of bit time) | Required | Acceptable | | Differential "1" | D+ > VoH (min) and D- < VoL (max) | (D+) - (D-) > 200 mV<br>and D+ > VIH (min) | (D+) - (D-) > 200 mV | | Differential "0" | D- > Voн (min) and D+ < Vol (max) | (D-) - (D+) > 200 mV<br>and D- > VIH (min) | (D-) - (D+) > 200 mV | | Single-ended 0 (SE0) | D+ and D- < Vol (max) | D+ and D- < VIL (max) | D+ and D- < VIH (min) | | Single-ended 1 (SE1) | D+ and D- > Vose1(min) | D+ and D- > VIL (max) | | | Data J state:<br>Low-speed<br>Full-speed | Differential "0"<br>Differential "1" | Differential "0"<br>Differential "1" | | | Data K state:<br>Low-speed<br>Full-speed | Differential "1"<br>Differential "0" | Differential "1" | | | Idle state:<br>Low-speed<br>Full-speed | NA | D- > VIHZ (min) and D+ < VIL (max) D+ > VIHZ (min) and D- < VIL (max) | D- > VIHZ (min) and D+ < VIH (min) D+ > VIHZ (min) and D- < VIH (min) | | Resume state | Data K state | | | | Start-of-Packet (SOP) | Data lines switch from Idle to K state | | | | End-of-Packet (EOP) <sup>4</sup> | SE0 for approximately 2 bit times <sup>1</sup> followed by a J for 1 bit time <sup>3</sup> | SE0 for ≥ 1 bit time <sup>2</sup> followed by a J state for 1 bit time | SE0 for ≥ 1 bit time² followed by a J state | | Disconnect (at downstream port) | NA | SE0 for ≥2.5 μs | | | Connect (at downstream port) | NA | ldle for ≥2 ms | ldle for ≥2.5 μs | | Reset | D+ and D- < VOL (max) for ≥10ms | D+ and D- < VIL (max)<br>for ≥10 ms | D+ and D- < VIL (max)<br>for ≥2.5 μs | Note 1: The width of EOP is defined in bit times relative to the speed of transmission. (Specification EOP widths are given in Table 7-7 and Table 7-8.) 145 PA\_0001355 Note 2: The width of EOP is defined in bit times relative to the device type receiving the EOP. The bit time is approximate. Note 3: The width of the J state following the EOP is defined in bit times relative to the buffer edge rate. The J state from a low-speed buffer must be a low-speed bit time wide and, from a full-speed buffer, a full-speed bit time wide. Note 4: The keep-alive is a low-speed EOP. The J and K data states are the two logical levels used to communicate differential data in the system. Differential signaling is measured from the point where the data line signals cross over. Differential data signaling is not concerned with the level at which the signals cross, as long as the crossover voltage meets the requirements in Section 7.1.2. Note that, at the receiver, the Idle and Resume states are logically equivalent to the J and K states respectively. As shown in Table 7-2, the J and K states for full-speed signaling are inverted from those for low-speed signaling. The sense of data, idle, and resume signaling is set by the type of device that is being attached to a port. If a full-speed device is attached to a port, that segment of the USB uses full-speed signaling conventions (and fast rise and fall times), even if the data being sent across the data lines is at the low-speed data rate. The low-speed signaling conventions shown in Table 7-2 (plus slow rise and fall times) are used only between a low-speed device and the port to which it is attached. Figure 7-24. Upstream Facing Full-speed Port Transceiver Figure 7-25. Downstream Facing Low-/full-speed Port Transceiver # 7.1.7.2 Full-/High-speed Signaling Levels The high-speed signaling voltage specifications in Table 7-3 must be met when measuring at the connector closest to the transceiver, using precision 45 $\Omega$ load resistors to the device ground as reference loads. All voltage measurements are taken with respect to the local device ground. Table 7-3. High-speed Signaling Levels | Bus State | Required Signaling Level at<br>Source Connector | Required Signaling Level at<br>Target Connector | |-----------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | High-speed Differential "1" | DC Levels: | | | | VHSOH (min) ≤ D+ ≤ VHSOH (max) | | | | VHSOL (min) ≤ D- ≤ VHSOL (max) | | | | See Note 1. | | | | AC Differential Levels: | AC Differential Levels | | | A transmitter must conform to the eye pattern templates called out in Section 7.1.2. | The signal at the target connector must be recoverable, as defined by the eye pattern templates called out in Section 7.1.2. | | | See Note 2. | See Note 2. | | High-speed Differential "0" | DC Levels: | | | | VHSOH (min) ≤ D- ≤ VHSOH (max) | | | | VHSOL (min) ≤ D+ ≤ VHSOL (max) | | | | See Note 1. | | | | AC Differential Levels: | AC Differential Levels: | | | A transmitter must conform to the eye pattern templates called out in Section 7.1.2. | The signal at the target connector must be recoverable, as defined by the eye pattern templates called out in Section 7.1.2. | | | See Note 2. | See Note 2. | | High-speed J State | High-speed Differential "1" | High-speed Differential "1" | | High-speed K State | High-speed Differential "0" | High-speed Differential "0" | 147 PA\_0001357 Table 7-3. High-speed Signaling Levels (Continued) | Chirp J State<br>(differential voltage; applies only | DC Levels: AC Differential Levels | | |------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | during reset when both hub and<br>device are high-speed capable) | VCHIRPJ (min) ≤ (D+ - D-) ≤<br>VCHIRPJ (max) | The differential signal at the target connector must be ≥ 300 mV | | Chirp K State<br>(differential voltage; applies only | DC Levels: | AC Differential Levels | | during reset when both hub and<br>device are high-speed capable) | VCHIRPK (min) ≤ (D+ - D-) ≤<br>VCHIRPK (max) | The differential signal at the target connector must be ≤ -300 mV | | High-speed Squelch State | NA VHSSQ - Receiver must indicate squelch when magnitude of differential voltage is ≤100 mV; receiver must not indicate squelch if magnitude of differential voltage is ≥150 mV. See Note 3. | | | High-speed Idle State | NA DC Levels: | | | | | VHSOI min ≤ (D+, D-) ≤ VHSOI max | | | | See Note 1. | | | | AC Differential Levels: | | | | Magnitude of differential voltage is ≤ 100 mV | | | | See Note 3. | | Start of High-speed Packet (HSSOP) | Data lines switch from high-speed Idle to high-speed J or high-speed K state. | | | End of High-speed Packet (HSEOP) | Data lines switch from high-speed J or K to high-speed Idle state. | | | High-speed Disconnect State (at downstream facing port) | NA | VHSDSC - Downstream facing port must not indicate device disconnection if differential voltage is ≤ 525 mV, and must indicate device disconnection when magnitude of differential voltage is ≥ 625 mV, at the sample time discussed in Section 7.1.7.3. | Note 1: Measured with a 45 $\Omega$ resistor to ground at each data line, using test modes Test\_J and Test\_K Note 2: Measured using test mode Test\_Packet with fixture shown in Figure 7-12 Note 3: Measured with fixture shown in Figure 7-12, using test mode SE0\_NACK Note 4: A high-speed driver must never "intentionally" generate a signal in which both D+ and D- are driven to a level above 200 mV. The current-steering design of a high-speed driver should naturally preclude this possibility. # 7.1.7.3 Connect and Disconnect Signaling When no function is attached to the downstream facing port of a host or hub in low-/full-speed, the pull-down resistors present there will cause both D+ and D- to be pulled below the single-ended low threshold of the host or hub transceiver when that port is not being driven by the hub. This creates an SE0 state on the downstream facing port. A disconnect condition is indicated if the host or hub is not driving the data lines and an SE0 persists on a downstream facing port for more than TDDIS (see Figure 7-26). The specifications for TDDIS and TDCNN are defined in Table 7-13. A connect condition will be detected when the hub detects that one of the data lines is pulled above its VIH threshold for more than TDCNN (see Figure 7-27 and Figure 7-28). Hubs must determine the speed of the attached device by sampling the state of the bus immediately before driving SE0 to indicate a reset condition to the device. All signaling levels given in Table 7-2 are set for this bus segment (and this segment alone) once the speed of the attached device is determined. The mechanics of speed detection are described in Section 11.8.2. Figure 7-26. Low-/full-speed Disconnect Detection Figure 7-27. Full-/high-speed Device Connect Detection Figure 7-28. Low-speed Device Connect Detection Because USB components may be hot plugged, and hubs may implement power switching, it is necessary to comprehend the delays between power switching and/or device attach and when the device's internal power has stabilized. Figure 7-29 shows all the events associated with both turning on port power with a device connected and hot-plugging a device. There are six delays and a sequence of events that are defined by this specification. Figure 7-29. Power-on and Connection Events Timing - Δt1 This is the amount of time required for the hub port power switch to operate. This delay is a function of the type of hub port switch. Hubs report this time in the hub descriptor (see Section 11.15.2.1), which can be read via a request to the Hub Controller (see Section 11.16.2.4). If a device were plugged into a nonswitched or already-switched on port, Δt1 is equal to zero. - Δt2 (TSIGATT) This is the maximum time from when VBUS is up to valid level (4.01 V) to when a device has to signal attach. Δt2 represents the time required for the device's internal power rail to stabilize and for D+ or D- to reach VIH (min) at the hub. Δt2 must be less than 100 ms for all hub and device implementations. (This requirement only applies if the device is drawing power from the bus.) - At3 (TATTDB) This is a debounce interval with a minimum duration of 100 ms that is provided by the USB System Software. It ensures that the electrical and mechanical connection is stable before software attempts to reset the attached device. The interval starts when the USB System Software is notified of a connection detection. The interval restarts if there is a disconnect. The debounce interval ensures that power is stable at the device for at least 100 ms before any requests will be sent to the device. - Δt4 (T2SUSP) Anytime a device observes no bus activity, it must obey the rules of going into suspend (see Section 7.1.7.6). - At5 (TDRST) This is the period of time hubs drive reset to a device. Refer to Section 7.1.7.5 and Section 11.5.1.5 for details. - Δt6 (TRSTRCY) The USB System Software guarantees a minimum of 10 ms for reset recovery. Device response to any bus transactions addressed to the default device address during the reset recovery time is undefined. High-speed capable devices must initially attach as full-speed devices and must comply with all full-speed connection requirements. A high-speed capable downstream facing port must correctly detect the attachment of low-speed and full-speed devices and must also comply with all low-speed and full-speed connection behaviors. Transition to high-speed signaling is accomplished by means of a low level electrical protocol which occurs during Reset. This protocol is specified in Section 7.1.7.5. A downstream facing transceiver operating in high-speed mode detects disconnection of a high-speed device by sensing the doubling in differential signal amplitude across the D+ and D- lines that can occur when the device terminations are removed. The Disconnection Envelope Detector output goes high when the downstream facing transceiver transmits and positive reflections from the open line return with a phase which is additive with the transceiver driver signal. Signals with differential amplitudes $\geq 625$ mV must reliably activate the Disconnection Envelope Detector. Signals with differential amplitudes $\leq 525$ mV must never activate the Disconnection Envelope Detector. To assure that this additive effect occurs and is of sufficient duration to be detected, the EOP at the end of a high-speed SOF is lengthened to a continuous string of 40 bits without any transitions, as discussed in Section 7.1.13.2. This length is sufficient to guarantee that the voltage at the downstream facing port's connector will double, since the maximum allowable round trip signal delay is 30 bit times. When a downstream facing port is transmitting in high-speed mode and detects that it has sent 32 bits without a transition, the disconnection envelope detector's output must be sampled once during transmission of the next 8 bits at the transceiver output. (In the absence of bus errors, the next 8 bits will not include a transition.) If the sample indicates that the disconnection detection threshold has been exceeded, the downstream facing port must indicate that the high-speed device has been disconnected. See Section 11.12.4. ### 7.1.7.4 Data Signaling Data transmission within a packet is done with differential signals. ### 7.1.7.4.1 Low-/Full-Speed Signaling The start of a packet (SOP) is signaled by the originating port by driving the $D^+$ and $D^-$ lines from the Idle state to the opposite logic level (K state). This switch in levels represents the first bit of the SYNC field. Hubs must limit the change in the width of the first bit of SOP when it is retransmitted to less than $\pm 5$ ns. Distortion can be minimized by matching the nominal data delay through the hub with the output enable delay of the hub. The SE0 state is used to signal an end-of-packet (EOP). EOP will be signaled by driving D+ and D- to the SE0 state for two bit times followed by driving the lines to the J state for one bit time. The transition from the SE0 to the J state defines the end of the packet at the receiver. The J state is asserted for one bit time and then both the D+ and D- output drivers are placed in their high-impedance state. The bus termination resistors hold the bus in the Idle state. Figure 7-30 shows the signaling for start and end of a packet. 151 Figure 7-30. Low-/full-speed Packet Voltage Levels ### 7.1.7.4.2 High-speed Signaling The high-speed Idle state is when both lines are nominally at GND. The source of the packet signals the Start of Packet (SOP) in high-speed mode by driving the D+ and D- lines from the high-speed Idle state to the K state. This K is the first symbol of the SYNC pattern (NRZI sequence KJKJKJKJ KJKJKJKJ KJKJKJKJKK) as described in Section 7.1.10. The high-speed End of Packet (EOP) begins with a transition from the last symbol before the EOP to the opposite symbol. This opposite symbol is the first symbol in the EOP pattern (NRZ 01111111 with bit stuffing disabled) as described in Section 7.1.13.2. Upon completion of the EOP pattern, the driver ceases to inject current into the D+ or D- lines, and the lines return to the high-speed Idle state. The high-speed SOF EOP is a special case. This SOF EOP is 40 symbols without a transition (rather than 8 for a non-SOF packet). The fact that the first symbol in the EOP pattern forces a transition simplifies the process of determining precisely which is the last bit in the packet prior to the EOP delimiter. ### 7.1.7.5 Reset Signaling A hub signals reset to a downstream port by driving an extended SE0 at the port. After the reset is removed, the device will be in the Default state (refer to Section 9.1). The reset signaling can be generated on any Hub or Host Controller port by request from the USB System Software. The reset signaling must be driven for a minimum of 10ms (TDRST). After the reset, the hub port will transition to the Enabled state (refer to Section 11.5). As an additional requirement, Host Controllers and the USB System Software must ensure that resets issued to the root ports drive reset long enough to overwhelm any concurrent resume attempts by downstream devices. It is required that resets from root ports have a duration of at least 50 ms (TDRSTR). It is not required that this be 50 ms of continuous Reset signaling. However, if the reset is not continuous, the interval(s) between reset signaling must be less than 3 ms (TRHRSI), and the duration of each SE0 assertion must be at least 10 ms (TDRST). A device operating in low-/full-speed mode that sees an SE0 on its upstream facing port for more than $2.5~\mu s$ (TDETRST) may treat that signal as a reset. The reset must have taken effect before the reset signaling ends. Hubs will propagate traffic to a newly reset port after the port is in the Enabled state. The device attached to this port must recognize this bus activity and keep from going into the Suspend state. Hubs must be able to accept all hub requests and devices must be able to accept a SetAddress() request (refer to Section 11.24.2 and Section 9.4 respectively) after the reset recovery time 10 ms (TRSTRCY) after the reset is removed. Failure to accept this request may cause the device not to be recognized by the USB system software. Hubs and devices must complete commands within the times specified in Chapter 9 and Chapter 11. Reset must wake a device from the Suspend state. It is required that a high-speed capable device can be reset while in the Powered, Default, Address, Configured, or Suspended states shown in Figure 9-1. The reset signaling is compatible with low-/full-speed reset. This means that a hub must successfully reset any device (even USB 1.X devices), and a device must be successfully reset by any hub (even USB1.X hubs). If, and only if, a high-speed capable device is reset by a high-speed capable hub which is not high-speed disallowed, both hub and device must be operating in the default state in high-speed signaling mode at the end of reset. The hub port status register must indicate that the port is in high-speed signaling mode. This requirement is met by having such a device and such a hub engage in a low level protocol during the reset signaling time. The protocol is defined in such a way that USB 1.X devices will not be disrupted from their normal reset behaviors. Note: Because the downstream facing port will not be in Transmit state during the Reset Protocol, high-speed Chirp signaling levels will not provoke disconnect detection. (Refer to Section 7.1.7.3 and Section 11.5.1.7.) ### Reset Protocol for high-speed capable hubs and devices - The hub checks to make sure the attached device is not low-speed. (A low-speed device is not allowed to support high-speed operation. If the hub determines that it is attached to a low-speed device, it does not conduct the following high-speed detection protocol during reset.) - The hub drives SE0. In this description of the Reset Protocol and High-speed Detection Handshake, the start of SE0 is referred to as time T0. 153 - 3. The device detects assertion of SE0. - a) If the device is being reset from suspend, then the device begins a high-speed detection handshake after the detection of SE0 for no less than 2.5 µs (Tfiltse0). Since a suspended device will generally have its clock oscillator disabled, the detection of SE0 will cause the oscillator to be restarted. The clock must be useable (although not necessarily settled to 500 ppm accuracy) in time to detect the high-speed hub chirp as described in Step 8. - b) If the device is being reset from a non-suspended full-speed state, then the device begins a high-speed detection handshake after the detection of SE0 for no less than 2.5 μs and no more than 3.0 ms (Twirstes). - c) If the device is being reset from a non-suspended high-speed state, then the device must wait no less than 3.0 ms and no more than 3.125 ms (Twtrev) before reverting to full-speed. Reversion to fullspeed is accomplished by removing the high-speed termination and reconnecting the D+ pull-up resistor. The device samples the bus state, and checks for SE0 (reset as opposed to suspend), no less than 100 μs and no more than 875 μs (Twtrsths) after starting reversion to full-speed. If SE0 (reset) is detected, then the device begins a high-speed detection handshake. #### High-speed Detection Handshake (not performed if low-speed device detected by hub): Note: In the following handshake, both the hub and device are required to detect Chirp J's and K's of specified minimum durations. It is strongly recommended that "gaps" in these Chirp signals as short as 16 high-speed bit times should restart the duration timers. - 4. The high-speed device leaves the D+ pull-up resistor connected, leaves the high-speed terminations disabled, and drives the high-speed signaling current into the D- line. This creates a Chirp K on the bus. The device chirp must last no less than 1.0 ms (Tuch) and must end no more than 7.0 ms (Tuchend) after high-speed Reset time T0. - The hub must detect the device chirp after it has seen assertion of the Chirp K for no less than 2.5 µs (TFILT). If the hub does not detect a device chirp, it must continue the assertion of SE0 until the end of reset. - 6. No more than 100 μs (Twtdch) after the bus leaves the Chirp K state, the hub must begin to send an alternating sequence of Chirp K's and Chirp J's. There must be no Idle states on the bus between the J's and K's. This sequence must continue until a time (Tdchse) no more than 500 μs before and no less than 100 μs before the end of Reset. (This will guarantee that the bus remains active, preventing the device from entering the high-speed Suspend state.) Each individual Chirp K and Chirp J must last no less than 40 μs and no more than 60 μs (Tdchbit). - After completing the hub chirp sequence, the hub asserts SE0 until end of Reset. At the end of reset, the hub must transition to the high-speed Enabled state without causing any transitions on the data lines. - After the device completes its chirp, it looks for the high-speed hub chirp. At a minimum, the device is required to see the sequence Chirp K-J-K-J in order to detect a valid hub chirp. Each individual Chirp K and Chirp J must be detected for no less than 2.5 µs (TFILT). - a) If the device detects the sequence Chirp K-J-K-J, then no more than 500 μs (TwTHs) after detection, the device is required to disconnect the D+ pull-up resistor, enable the high-speed terminations, and enter the high-speed Default state. - b) If the device has not detected the sequence Chirp K-J-K-J by a time no less than 1.0 ms and no more than 2.5 ms (Twrrs) after completing its own chirp, then the device is required to revert to the full-speed Default state and wait for the end of Reset. ### 7.1.7.6 Suspending All devices must support the Suspend state. Devices can go into the Suspend state from any powered state. They begin the transition to the Suspend state after they see a constant Idle state on their upstream facing bus lines for more than 3.0 ms. The device must actually be suspended, drawing only suspend current from the bus after no more than 10 ms of bus inactivity on all its ports. Any bus activity on the upstream facing port will keep a device out of the Suspend state. In the absence of any other bus traffic, the SOF token (refer to Section 8.4.3) will occur once per (micro)frame to keep full-/high-speed devices from suspending. In the absence of any low-speed traffic, low-speed devices will see at least one keep-alive (defined in Table 7-2) in every frame in which an SOF occurs, which keeps them from suspending. Hubs generate this keep-alive as described in Section 11.8.4.1. While in the Suspend state, a device must continue to provide power to its D+ (full-/high-speed) or D- (low-speed) pull-up resistor to maintain an idle so that the upstream hub can maintain the correct connectivity status for the device. #### Additional Requirements for High-speed Capable Devices From the perspective of a device operating in high-speed mode, a Reset and a Suspend are initially indistinguishable, so the first part of the device response is the same as for a Reset. When a device operating in high-speed mode detects that the data lines have been in the high-speed Idle state for at least 3.0 ms, it must revert to the full-speed configuration no later than 3.125 ms (Twirkev) after the start of the idle state. Reversion to full-speed is accomplished by disconnecting its termination resistors and reconnecting its D+ pull-up resistor. No earlier than 100 µs and no later than 875 µs (Twirksths) after reverting to full-speed, the device must sample the state of the line. If the state is a full-speed J, the device continues with the Suspend process. (SE0 would have indicated that the downstream facing port was driving reset, and the device would have gone into the "High-speed Detection Handshake" as described in Section 7.1.7.5.) A device or downstream facing port which is suspended from high-speed operation actually transitions to full-speed signaling during the suspend process, but is required to remember that it was operating in high-speed mode when suspended. When the resume occurs, the device or downstream facing transceiver must revert to high-speed as discussed in Section 7.1.7.7 without the need for a reset. #### 7.1.7.6.1 Global Suspend Global suspend is used when no communication is desired anywhere on the bus and the entire bus is placed in the Suspend state. The host signals the start of global suspend by ceasing all its transmissions (including the SOF token). As each device on the bus recognizes that the bus is in the Idle state for the appropriate length of time, it goes into the Suspend state. After 3.0 ms of continuous idle state, a downstream facing transceiver operating in high-speed must revert to the full-speed idle configuration (high-speed terminations disabled), but it does not enable full-speed disconnect detection until 1.0 ms later. This is to make sure that the device has returned to the full-speed Idle state prior to the enabling of full-speed disconnect detection, thereby preventing an unintended disconnect detection. After reenabling the full-speed disconnect detection mechanism, the hub continues with the suspend process. ### 7.1.7.6.2 Selective Suspend Segments of the bus can be selectively suspended by sending the command SetPortFeature(PORT\_SUSPEND) to the hub port to which that segment is attached. The suspended port will block activity to the suspended bus segment, and devices on that segment will go into the Suspend state after the appropriate delay as described above. When a downstream facing port operating in high-speed mode receives the SetPortFeature(PORT\_SUSPEND) command, the port immediately reverts to the full-speed Idle state and blocks any activity to the suspend segment. Full-speed disconnect detection is disabled until the port has been in full-speed idle for 4.0 ms. This prevents an unintended disconnect detection. After re-enabling the full-speed disconnect detection mechanism, the hub continues with the suspend process. Section 11.5 describes the port Suspend state and its interaction with the port state machine. Suspend is further described in Section 11.9. 155 ### 7.1.7.7 Resume If a device is in the Suspend state, its operation is resumed when any non-idle signaling is received on its upstream facing port. Additionally, the device can signal the system to resume operation if its remote wakeup capability has been enabled by the USB System Software. Resume signaling is used by the host or a device to bring a suspended bus segment back to the active condition. Hubs play an important role in the propagation and generation of resume signaling. The following description is an outline of a general global resume sequence. A complete description of the resume sequence, the special cases caused by selective suspend, and the role of the hub are given in Section 11.9. The host may signal resume (TDRSMDN) at any time. It must send the resume signaling for at least 20 ms and then end the resume signaling in one of two ways, depending on the speed at which its port was operating when it was suspended. If the port was in low-/full-speed when suspended, the resume signaling must be ended with a standard, low-speed EOP (two low-speed bit times of SE0 followed by a J). If the port was operating in high-speed when it was suspended, the resume signaling must be ended with a transition to the high-speed idle state. The 20 ms of resume signaling ensures that all devices in the network that are enabled to see the resume are awakened. The connectivity established by the resume signaling is torn down by the End of Resume, which prepares the hubs for normal operation. After resuming the bus, the host must begin sending bus traffic (at least the SOF token) within 3 ms of the start of the idle state to keep the system from going back into the Suspend state. A device with remote wakeup capability may not generate resume signaling unless the bus has been continuously in the Idle state for 5 ms (TWTRSM). This allows the hubs to get into their Suspend state and prepare for propagating resume signaling. The remote wakeup device must hold the resume signaling for at least 1 ms but for no more than 15 ms (TDRSMUP). At the end of this period, the device stops driving the bus (puts its drivers into the high-impedance state and does not drive the bus to the J state). If the hub upstream of a remote wakeup device is suspended, it will propagate the resume signaling to its upstream facing port and to all of its enabled downstream facing ports, including the port that originally signaled the resume. When a hub is propagating resume signaling from a downstream device, it may transition from the idle state to K with a risetime faster than is normally allowed. The hub must begin this rebroadcast (TURSM) of the resume signaling within 1 ms of receiving the original resume. The resume signal will propagate in this manner upstream until it reaches the host or a non-suspended hub (refer to Section 11.9), which will reflect the resume downstream and take control of resume timing. This hub is termed the controlling hub. Intermediate hubs (hubs between the resume initiator and the controlling hub) drive resume (TDRSMUP) on their upstream facing port for at least 1 ms during which time they also continue to drive resume on enabled downstream facing ports. An intermediate hub will stop driving resume on the upstream facing port and reverse the direction of connectivity from upstream to downstream within 15 ms after first asserting resume on its upstream facing port. When all intermediate hubs have reversed connectivity, resume is being driven from the controlling hub through all intermediate hubs and to all enabled ports. The controlling hub must rebroadcast the resume signaling within 1 ms (TURSM) and ensures that resume is signaled for at least 20 ms (TDRSMDN). The hub may then begin normal operation by terminating the resume process as described above. The USB System Software must provide a 10 ms resume recovery time (TRSMRCY) during which it will not attempt to access any device connected to the affected (just-activated) bus segment. Port connects and disconnects can also cause a hub to send a resume signal and awaken the system. These events will cause a hub to send a resume signal only if the hub has been enabled as a remote-wakeup source. Refer to Section 11.4.4 for more details. Refer to Section 7.2.3 for a description of power control during suspend and resume. If the hub port and device were operating in high-speed prior to suspend, they are required to "remember" that they were previously operating in high-speed, and they must transition back to high-speed operation, without arbitration, within two low-speed bit times of the K to SE0 transition. The inactivity timers must be started two low-speed bit times after the K to SE0 transition. Note that the transition from SE0 to J which would normally occur at the end of full-speed resume signaling is omitted if the link was operating in high-speed at the time when it was suspended. It is required that the host begin sending SOF's in time to prevent the high-speed tree from suspending. ### 7.1.8 Data Encoding/Decoding The USB employs NRZI data encoding when transmitting packets. In NRZI encoding, a "1" is represented by no change in level and a "0" is represented by a change in level. Figure 7-31 shows a data stream and the NRZI equivalent. The high level represents the J state on the data lines in this and subsequent figures showing NRZI encoding. A string of zeros causes the NRZI data to toggle each bit time. A string of ones causes long periods with no transitions in the data. Figure 7-31. NRZI Data Encoding ### 7.1.9 Bit Stuffing In order to ensure adequate signal transitions, bit stuffing is employed by the transmitting device when sending a packet on USB (see Figure 7-32 and Figure 7-34). A zero is inserted after every six consecutive ones in the data stream before the data is NRZI encoded, to force a transition in the NRZI data stream. This gives the receiver logic a data transition at least once every seven bit times to guarantee the data and clock lock. Bit stuffing is enabled beginning with the Sync Pattern. The data "one" that ends the Sync Pattern is counted as the first one in a sequence. Bit stuffing by the transmitter is always enforced, except during high-speed EOP. If required by the bit stuffing rules, a zero bit will be inserted even if it is the last bit before the end-of-packet (EOP) signal. The receiver must decode the NRZI data, recognize the stuffed bits, and discard them. # 7.1.9.1 Full-/low-speed Full-/low-speed signaling uses bit stuffing throughout the packet without exception. If the receiver sees seven consecutive ones anywhere in the packet, then a bit stuffing error has occurred and the packet should be ignored. The time interval just before an EOP is a special case. The last data bit before the EOP can become stretched by hub switching skews. This is known as dribble and can lead to the case illustrated in Figure 7-33, which shows where dribble introduces a sixth bit that does not require a bit stuff. Therefore, the receiver must accept a packet for which there are up to six full bit times at the port with no transitions prior to the EOP. # **Data Encoding Sequence:** Figure 7-32. Bit Stuffing 157 Figure 7-33. Illustration of Extra Bit Preceding EOP (Full-/low-speed) Figure 7-34. Flow Diagram for Bit Stuffing # 7.1.9.2 High-Speed High-speed signaling uses bit stuffing throughout the packet, with the exception of the intentional bit stuff errors used in the high-speed EOP as described in Section 7.1.13.2. ### 7.1.10 Sync Pattern The SYNC pattern used for low-/full-speed transmission is required to be 3 KJ pairs followed by 2 K's for a total of eight symbols. Figure 7-35 shows the NRZI bit pattern, which is prefixed to each low-/full-speed packet. Figure 7-35. Sync Pattern (Low-/full-speed) The SYNC pattern used for high-speed transmission is required to be 15 KJ pairs followed by 2 K's, for a total of 32 symbols. Hubs are allowed to drop up to 4 bits from the start of the SYNC pattern when repeating packets. Hubs must not corrupt any repeated bits of the SYNC field, however. Thus, after being repeated by 5 hubs, a packet's SYNC field may be as short as 12 bits. # 7.1.11 Data Signaling Rate The high-speed data rate (Theorat) is nominally 480.00 Mb/s, with a required bit rate accuracy of $\pm 500$ ppm. For hosts, hubs, and high-speed capable functions, the required data-rate accuracy when transmitting at any speed is $\pm 0.05\%$ (500 ppm). The full-speed rate for such hubs and functions is Tedraths. The low-speed rate for such hubs is Tedraths (a low-speed function must not support high-speed). The full-speed data rate is nominally 12.000 Mb/s. For full-speed only functions, the required data-rate when transmitting (Tedrate) is $12.000 \text{ Mb/s} \pm 0.25\%$ (2,500 ppm). The low-speed data rate is nominally 1.50 Mb/s. For low-speed functions, the required data-rate when transmitting (TLDRATE) is $1.50 \text{ Mb/s} \pm 1.5\%$ (15,000 ppm). This allows the use of resonators in low cost, low-speed devices. Hosts and hubs must be able to receive data from any compliant low-speed, full-speed, or high-speed source. High-speed capable functions must be able to receive data from any compliant full-speed or high-speed source. Full-speed only functions must be able to receive data from any compliant full-speed source. Low-speed only functions must be able to receive data from any compliant low-speed source. The above accuracy numbers include contributions from all sources: - Initial frequency accuracy - · Crystal capacitive loading - Supply voltage on the oscillator - Temperature - Aging # 7.1.12 Frame Interval The USB defines a frame interval (Tframe) to be 1.000 ms $\pm 500$ ns long. The USB defines a microframe interval (Thsfram) to be 125.0 $\mu$ s $\pm 62.5$ ns long. The (micro)frame interval is measured from any point in an SOF token in one (micro)frame to the same point in the SOF token of the next (micro)frame. 159 Since the Host Controller and hubs must meet clock accuracy specification of $\pm 0.05\%$ , they will automatically meet the frame interval requirements without the need for adjustment. The frame interval repeatability, TRFI (difference in frame interval between two successive frames), must be less than 0.5 full-speed bit times. The microframe interval repeatability, THSRFI (difference in the microframe interval between two successive microframes, measured at the host), must be less than 4 high-speed bit times. Each hub may introduce at most 4 additional high-speed bits of microframe jitter. Hubs and certain full-/high-speed functions need to track the (micro)frame interval. They also are required to have sufficient frame timing adjustment to compensate for their own frequency inaccuracy. ## 7.1.13 Data Source Signaling This section covers the timing characteristics of data produced and sent from a port (the data source). Section 7.1.14 covers the timing characteristics of data that is transmitted through the Hub Repeater section of a hub. In this section, TPERIOD is defined as the actual period of the data rate that can have a range as defined in Section 7.1.11. ### 7.1.13.1 Data Source Jitter This section describes the maximum allowable data source jitter for low-speed, full-speed, and high-speed signaling. ### 7.1.13.1.1 Low-/full-speed Data Source Jitter The source of data can have some variation (jitter) in the timing of edges of the data transmitted. The time between any set of data transitions is (N \* TPERIOD) ± jitter time, where 'N' is the number of bits between the transitions. The data jitter is measured with the same load used for maximum rise and fall times and is measured at the crossover points of the data lines, as shown in Figure 7-36. Figure 7-36. Data Jitter Taxonomy - For full-speed transmissions, the jitter time for any consecutive differential data transitions must be within ±2.0 ns and within ±1.0 ns for any set of paired (JK-to-next JK transition or KJ-to-next KJ transition) differential data transitions. - For low-speed transmissions, the jitter time for any consecutive differential data transitions must be within ±25 ns and within ±10 ns for any set of paired differential data transitions. These jitter numbers include timing variations due to differential buffer delay and rise and fall time mismatches, internal clock source jitter, and noise and other random effects. ### 7.1.13.1.2 High-speed Data Source Jitter High-speed data within a single packet must be transmitted with no more jitter than is allowed by the eye patterns defined in Section 7.1.2 when measured over a sliding window of 480 high-speed bit times. 160 ### 7.1.13.2 EOP Width This section describes low-speed, full-speed, and high-speed EOP width. ### 7.1.13.2.1 Low-/full-speed EOP The width of the SE0 in the EOP is approximately 2 \* TPERIOD. The SE0 width is measured with the same load used for maximum rise and fall times and is measured at the same level as the differential signal crossover points of the data lines (see Figure 7-37). Figure 7-37. SE0 for EOP Width Timing - For full-speed transmissions, the SE0 for EOP width from the transmitter must be between 160 ns and 175 ns. - For low-speed transmissions, the transmitter's SE0 for EOP width must be between 1.25 μs and 1.50 μs. These ranges include timing variations due to differential buffer delay and rise and fall time mismatches and to noise and other random effects. A receiver must accept any valid EOP. Receiver design should note that the single-ended input threshold voltage can be different from the differential crossover voltage and the SE0 transitions will in general be asynchronous to the clock encoded in the NRZI stream. A full-speed EOP may have the SE0 interval reduced to as little as 82 ns (TfeOPR) and a low-speed SE0 interval may be as short as 670 ns (TleOPR). A hub may tear down connectivity if it sees an SE0 of at least Tfst or Tlst followed by a transition to the J state. A hub must tear down connectivity on any valid EOP. # 7.1.13.2.2 High-speed EOP In high-speed signaling, a bit stuff error is intentionally generated to indicate EOP. A receiver is required to interpret any bit stuff error as an EOP. For high-speed packets other than SOF's, the transmitted EOP delimiter is required to be an NRZ byte of 01111111 without bit stuffing. For example, if the last symbol prior to the EOP field is a J, this would lead to an EOP of KKKKKKK. For high-speed SOF's, the transmitted EOP delimiter is required to be 5 NRZ bytes without bit stuffing, consisting of 01111111 11111111 111111111 111111111. Thus if the last bit prior to the EOP field is a J, this would lead to 40 K's on the wire, at the end of which the lines must return to the high-speed Idle state. This extra EOP length is of no significance to a receiver; it is used for disconnect detection as discussed in Section 7.1.7.3. A hub may add at most 4 random bits to the end of the EOP field when repeating a packet. Thus after 5 repeaters, a packet can have up to 20 random bits following the EOP field. A hub, however, must not corrupt any of the 8 (or 40 in the case of a SOF) required bits of the EOP field. 161 # 7.1.14 Hub Signaling Timings This section describes low-speed, full-speed, and high-speed hub signaling timings. # 7.1.14.1 Low-/full-speed Hub Signaling Timings The propagation of a full-speed, differential data signal through a hub is shown in Figure 7-38. The downstream signaling is measured without a cable connected to the port and with the load used for measuring rise and fall times. The total delay through the upstream cable and hub electronics must be a maximum of 70 ns (THDD1). If the hub has a detachable USB cable, then the delay (THDD2) through hub electronics and the associated transmission line must be a maximum of 44 ns to allow for a maximum cable delay of 26 ns (TFSCBL). The delay through this hub is measured in both the upstream and downstream directions, as shown in Figure 7-38B, from data line crossover at the input port to data line crossover at the output port. Figure 7-38. Hub Propagation Delay of Full-speed Differential Signals Low-speed propagation delay for differential signals is measured in the same fashion as for full-speed signaling. The maximum low-speed hub delay is 300 ns (TLHDD). This allows for the slower low-speed buffer propagation delay and rise and fall times. It also provides time for the hub to re-clock the low-speed data in the upstream direction. When the hub acts as a repeater, it must reproduce the received, full-speed signal accurately on its outputs. This means that for differential signals, the propagation delays of a J-to-K state transition must match closely to the delays of a K-to-J state transition. For full-speed propagation, the maximum difference allowed between these two delays (THDJI) (see Figure 7-38 and Figure 7-52) for a hub plus cable is $\pm 3.0$ ns. Similarly, the difference in delay between any two J-to-K or K-to-J transitions through a hub (THDJ2) must be less than $\pm 1.0$ ns. For low-speed propagation in the downstream direction, the corresponding allowable jitter (TLDHJI) is $\pm 45$ ns and (TLDHJ2) $\pm 15$ ns, respectively. For low-speed propagation in the upstream direction, the allowable jitter is $\pm 45$ ns in both cases (TLUHJI and TLUHJ2). An exception to this case is the skew that can be introduced in the Idle-to-K state transition at SOP (TFSOP and TLSOP) (refer to Section 7.1.7.4). In this case, the delay to the opposite port includes the time to enable the output buffer. However, the delays should be closely matched to the normal hub delay and the maximum additional delay difference over a normal J-to-K transition is $\pm 5.0$ ns. This limits the maximum distortion of the first bit in the packet. Note: Because of this distortion of the SOP transition relative to the next K-to-J state transition, the first SYNC field bit should not be used to synchronize the receiver to the data stream. The EOP must be propagated through a hub in the same way as the differential signaling. The propagation delay for sensing an SE0 must be no less than the greater of the J-to-K or K-to-J differential data delay (to avoid truncating the last data bit in a packet), but not more than 15 ns greater than the larger of these differential delays at full-speed and 200 ns at low-speed (to prevent creating a bit stuff error at the end of the packet). EOP delays are shown in Figure 7-53. Because the sense levels for the SE0 state are not at the midpoint of the signal swing, the width of SE0 state will be changed as it passes through each hub. A hub may not change the width of the SE0 state in a full-speed EOP by more than $\pm 15$ ns (TFHESK), as measured by the difference of the leading edge and trailing edge delays of the SE0 state (see Figure 7-53). An SE0 from a low-speed device has long rise and fall times and is subject to greater skew, but these conditions exist only on the cable from the low-speed device to the port to which it is connected. Thereafter, the signaling uses full-speed buffers and their faster rise and fall times. The SE0 from the low-speed device cannot be changed by more than $\pm 300$ ns (TLHESK) as it passes through the hub to which the device is connected. This time allows for some signal conditioning in the low-speed transceiver to reduce its sensitivity to noise. # 7.1.14.2 High-speed Hub Signaling Timings When a hub acts as a repeater for high-speed data, the delay of the hub (Thehdd) must not exceed 36 high-speed bit times plus 4 ns (the trace delays allowed for the hub circuit board). This delay is measured from the last bit of the SYNC field at the input connector to the last bit of the SYNC field at the output connector. A high-speed hub repeater must digitally resynchronize the buffered data, so there is no allowance for cumulative jitter (within a single packet) as a high-speed packet passes through multiple repeater stages. Within a single packet, the jitter must not exceed the eye pattern templates defined in Section 7.1.2 over a sliding window of 480 high-speed bit times. Due to the data synchronization process, the propagation delay of a hub repeater is allowed to vary at most 5 high-speed bit times (Thehdov). The delay including this allowed variation must not exceed 36 high-speed bit times plus 4 ns. (This allows for some uncertainty as to when an incoming packet arrives at the hub with respect to the phase of the synchronization clock.) 163 #### 7.1.15 Receiver Data Jitter This section describes low-speed, full-speed, and high-speed receiver data jitter. #### 7.1.15.1 Low-/full-speed Receiver Data Jitter The data receivers for all types of devices must be able to properly decode the differential data in the presence of jitter. The more of the bit cell that any data edge can occupy and still be decoded, the more reliable the data transfer will be. Data receivers are required to decode differential data transitions that occur in a window plus and minus a nominal quarter bit cell from the nominal (centered) data edge position. (A simple 4X oversampling state machine DPLL can be built that satisfies these requirements.) This requirement is derived in Table 7-4 and Table 7-5. The tables assume a worst-case topology of five hubs between the host and device and the worst-case number of seven bits between transitions. The derived numbers are rounded up for ease of specification. Jitter will be caused by the delay mismatches discussed above and by mismatches in the source and destination data rates (frequencies). The receive data jitter budgets for full- and low-speed are given in Table 7-4 and Table 7-5. These tables give the value and totals for each source of jitter for both consecutive (next) and paired transitions. Note that the jitter component related to the source or destination frequency tolerance has been allocated to the appropriate device (i.e., the source jitter includes bit shifts due to source frequency inaccuracy over the worst-case data transition interval). The output driver jitter can be traded off against the device clock accuracy in a particular implementation as long as the jitter specification is met. The low-speed jitter budget table has an additional line in it because the jitter introduced by the hub to which the low-speed device is attached is different from all the other devices in the data path. The remaining devices operate with full-speed signaling conventions (though at low-speed data rate). **Jitter Source** Full-speed **Paired Transition Next Transition** Each (ns) Total (ns) Each (ns) Total (ns) Source Driver Jitter 20 2.0 1.0 1.0 Source Frequency Tolerance (worst-case) 0.21/bit 1.5 0.21/bit 3.0 Source Jitter Total 3.5 4.0 **Hub Jitter** 3.0 15.0 1.0 5.0 18.5 **Jitter Specification** 9.0 **Destination Frequency Tolerance** 0.21/bit 1.5 0.21/bit 3.0 20.0 Receiver Jitter Budget 12.0 Table 7-4. Full-speed Jitter Budget Table 7-5. Low-speed Jitter Budget | Jitter Source | Low-speed Upstream | | | | | |-------------------------------------------|--------------------|------------|------------|------------|--| | | Next 7 | Fransition | Paired ' | Transition | | | | Each (ns) | Total (ns) | Each (ns) | Total (ns) | | | Function Driver Jitter | 25.0 | 25.0 | 10.0 | 10.0 | | | Function Frequency Tolerance (worst-case) | 10.0/bit | 70.0 | 10.0/bit | 140.0 | | | Source (Function) Jitter Total | | 95.0 | | 150.0 | | | Hub with Low-speed Device Jitter | 45.0 | 45.0 | 45.0 | 45.0 | | | Remaining (full-speed) Hubs' Jitter | 3.0 | 12.0 | 1.0 | 4.0 | | | Jitter Specification | | 152.0 | | 199.0 | | | Host Frequency Tolerance | 1.7/bit | 12.0 | 1.7/bit | 24.0 | | | Host Receiver Jitter Budget | | 164.0 | | 223.0 | | | | | Low-speed | d Downstre | am | | | | Next Tr | ansition | Paired 7 | Transition | | | | Each (ns) | Total (ns) | Each (ns) | Total (ns) | | | Host Driver Jitter | 2.0 | 2.0 | 1.0 | 1.0 | | | Host Frequency Tolerance (worst-case) | 1.7/bit | 12.0 | 1.7/bit | 24.0 | | | Source (Host) Jitter Total | | 14.0 | | 25.0 | | | Hub with Low-speed Device Jitter | 45.0 | 45.0 | 15.0 | 15.0 | | | Remaining (full-speed) Hubs' Jitter | 3.0 | 12.0 | 1.0 | 4.0 | | | Jitter Spec | | 71.0 | | 44.0 | | | Function Frequency Tolerance | 10.0/bit | 70.0 | 10.0/bit | 140.0 | | | Function Receiver Jitter Budget | | 141.0 | | 184.0 | | Note: This table describes the host transmitting at low-speed data rate using full-speed signaling to a low-speed device through the maximum number of hubs. When the host is directly connected to the low-speed device, it uses low-speed data rate and low-speed signaling, and the host has to meet the source jitter listed in the "Jitter Specification" row. #### 7.1.15.2 High-speed Receiver Data Jitter A high-speed capable receiver must reliably recover high-speed data when the waveforms at its inputs conform to the receiver sensitivity eye pattern templates. The templates, which are called out in Section 7.1.2.2, specify the horizontal and vertical eye pattern opening over a 480 bit time sliding window over the duration of a packet. Thus, for example, a high-speed receiver within a function must reliably recover data with a peak to peak jitter of 30%, measured at its B receptacle (as described by Template 4). Such conformance is tested using Test Mode Test\_Packet, as defined in Section 7.1.20. It is a recommended design guideline that a receiver's BER should be <= 10<sup>-12</sup> when the receiver sensitivity requirement is met. #### 7.1.16 Cable Delay The maximum total one-way signal propagation delay allowed is 30 ns. The allocation for cable delay is 26 ns. A maximum delay of 3 ns is allowed from a Host or Hub Controller downstream facing transceiver to its exterior downstream facing connector, while a maximum delay of 1 ns is allowed from the upstream facing connector to the upstream facing transceiver of any device. For a standard USB detachable cable, the cable 165 delay is measured from the Series A connector pins to the Series B connector pins and is no more than 26 ns. For other cables, the delay is measured from the series A connector to the point where the cable is connected to the device. The cable delay must also be less than 5.2 ns per meter. The maximum one-way data delay on a full-speed cable is measured as shown in Figure 7-39. One-way cable delay for low-speed cables must be less than 18 ns. It is measured as shown in Figure 7-40. Figure 7-39. Full-speed Cable Delay Figure 7-40. Low-speed Cable Delay ## 7.1.17 Cable Attenuation USB cables must not exceed the loss figures shown in Table 7-6. Between the frequencies called out in the table, the cable loss should be no more than is shown in the accompanying graph. Table 7-6. Maximum Allowable Cable Loss | Frequency (MHz) | Attenuation (maximum) dB/cable | |-----------------|--------------------------------| | 0.064 | 0.08 | | 0.256 | 0.11 | | 0.512 | 0.13 | | 0.772 | 0.15 | | 1.000 | 0.20 | | 4.000 | 0.39 | | 8.000 | 0.57 | | 12.000 | 0.67 | | 24.000 | 0.95 | | 48.000 | 1.35 | | 96.000 | 1.9 | | 200.00 | 3.2 | | 400.00 | 5.8 | 167 ## 7.1.18 Bus Turn-around Time and Inter-packet Delay This section describes low-speed, full-speed, and high-speed bus turn-around time and inter-packet delay. ## 7.1.18.1 Low-/Full-Speed Bus Turn-around Time and Inter-packet Delay Inter-packet delays are measured from the SE0-to-J transition at the end of the EOP to the J-to-K transition that starts the next packet. A device must provide at least two bit times of inter-packet delay. The delay is measured at the responding device with a bit time defined in terms of the response. This provides adequate time for the device sending the EOP to drive J for one bit time and then turn off its output buffers. The host must provide at least two bit times of J after the SE0 of an EOP and the start of a new packet (TIPD). If a function is expected to provide a response to a host transmission, the maximum inter-packet delay for a function or hub with a detachable (TRSPIPD1) cable is 6.5 bit times measured at the Series B receptacle. If the device has a captive cable, the inter-packet delay (TRSPIPD2) must be less than 7.5 bit times as measured at the Series A plug. These timings apply to both full-speed and low-speed devices and the bit times are referenced to the data rate of the packet. The maximum inter-packet delay for a host response is 7.5 bit times measured at the host's port pins. There is no maximum inter-packet delay between packets in unrelated transactions. ## 7.1.18.2 High-Speed Bus Turn-around Time and Inter-packet Delay High-speed inter-packet delays are measured from time when the line returns to a high-speed Idle State at the end of one packet to when the line leaves the high-speed Idle State at the start of the next packet. When transmitting after receiving a packet, hosts and devices must provide an inter-packet delay of at least 8 bit times (Thisppop) measured at their A or B connectors (receptacles or plugs). Additionally, if a host is transmitting two packets in a row, the inter-packet delay must be a minimum of 88 bit times (Thisiposo), measured at the host's A receptacle. This will guarantee an inter-packet delay of at least 32 bit times at all devices (when receiving back to back packets). The maximum inter-packet delay provided by a host is 192 bit times within a transaction (Thisrspipol) measured at the A receptacle. When a host responds to a packet from a device, it will provide an inter-packet delay of at most 192 bit times measured at the A receptacle. There is no maximum inter-packet delay between packets in unrelated transactions. When a device with a detachable cable responds to a packet from a host, it will provide an inter-packet delay of at most 192 bit times measured at the B receptacle. If the device has a captive cable, it will provide an interpacket delay of at most 192 bit times plus 52 ns (2 times the max cable length) measured at the cable's A plug (Therepare). ## 7.1.19 Maximum End-to-end Signal Delay This section describes low-speed, full-speed, and high-speed end-to-end delay. ## 7.1.19.1 Low-/full-speed End-to-end Signal Delay A device expecting a response to a transmission will invalidate the transaction if it does not see the start-of-packet (SOP) transition within the timeout period after the end of the transmission (after the SE0-to-J state transition in the EOP). This can occur between an IN token and the following data packet or between a data packet and the handshake packet (refer to Chapter 8). The device expecting the response will not time out before 16 bit times but will timeout before 18 bit times (measured at the data pins of the device from the SE0-to-J transition at the end of the EOP). The host will wait at least 18 bit times for a response to start before it will start a new transaction. 168 Figure 7-41 depicts the configuration of six signal hops (cables) that results in allowable worst-case signal delay. The maximum propagation delay from the upstream end of a hub's cable to any downstream facing connector on that hub is 70 ns. Figure 7-41. Worst-case End-to-end Signal Delay Model for Low-/full-speed ## 7.1.19.2 High-Speed End-to-end Delay A high-speed host or device expecting a response to a transmission must not timeout the transaction if the interpacket delay is less than 736 bit times, and it must timeout the transaction if no signaling is seen within 816 bit times. These timeout limits allow a response to be seen even for the worst-case round trip signal delay. In high-speed mode, the worst-case round trip signal delay model is the sum of the following components: 12 max length cable delays (6 cables) = 312 ns 10 max delay hubs (5 hubs) = 40 ns + 360 bit times 1 max device response time = 192 bit times Worst-case round trip delay = 352 ns +552 bit times = 721 bit times ## 7.1.20 Test Mode Support To facilitate compliance testing, host controllers, hubs, and high-speed capable functions must support the following test modes: - Test mode Test\_SE0\_NAK: Upon command, a port's transceiver must enter the high-speed receive mode and remain in that mode until the exit action is taken. This enables the testing of output impedance, low level output voltage, and loading characteristics. In addition, while in this mode, upstream facing ports (and only upstream facing ports) must respond to any IN token packet with a NAK handshake (only if the packet CRC is determined to be correct) within the normal allowed device response time. This enables testing of the device squelch level circuitry and, additionally, provides a general purpose stimulus/response test for basic functional testing. - Test mode Test\_J: Upon command, a port's transceiver must enter the high-speed J state and remain in that state until the exit action is taken. This enables the testing of the high output drive level on the D+ line. - Test mode Test\_K: Upon command, a port's transceiver must enter the high-speed K state and remain in that state until the exit action is taken. This enables the testing of the high output drive level on the D- line. - Test mode Test\_Packet: Upon command, a port must repetitively transmit the following test packet until the exit action is taken. This enables the testing of rise and fall times, eye patterns, jitter, and any other dynamic waveform specifications. The test packet is made up by concatenating the following strings. (Note: For J/K NRZI data, and for NRZ data, the bit on the left is the first one transmitted. "S" indicates that a bit stuff occurs, which inserts an "extra" NRZI data bit. "\* N" is used to indicate N occurrences of a string of bits or symbols.) 169 | NRZI Symbols<br>(Fields) | NRZ Bit Strings | Number of NRZ Bits | |--------------------------|------------------------------|--------------------| | {KJ * 15}, KK | {00000000 * 3}, 00000001 | 32 | | (SYNC) | | | | KKJKJKKK | 11000011 | 8 | | (DATA0 PID) | | | | JKJKJKJK * 9 | 00000000 * 9 | 72 | | JJKKJJKK * 8 | 01010101 * 8 | 64 | | JJJJKKKK * 8 | 01110111 * 8 | 64 | | JJJJJJJKKKKKKK * 8 | 0, {11111118 *15}, 111111 | 97 | | JJJJJJJK * 8 | S, 111111S, {0111111S * 7} | 55 | | {JKKKKKKK * 10}, JK | 00111111, {S0111111 * 9}, S0 | 72 | | JJJKKKJJKKKKJKKK | 0110110101110011 | 16 | | (CRC16) | | | | 111111111 | 01111111 | 8 | | (EOP) | | | A port in Test\_Packet mode must send this packet repetitively. The inter-packet timing must be no less than the minimum allowable inter-packet gap as defined in Section 7.1.18 and no greater than 125 $\mu$ s. Test mode Test\_Force\_Enable: Upon command, downstream facing hub ports (and only downstream facing hub ports) must be enabled in high-speed mode, even if there is no device attached. Packets arriving at the hub's upstream facing port must be repeated on the port which is in this test mode. This enables testing of the hub's disconnect detection; the disconnect detect bit can be polled while varying the loading on the port, allowing the disconnect detection threshold voltage to be measured. ## **Test Mode Entry and Exit** Test mode of a port is entered by using a device specific standard request (for an upstream facing port) or a port specific hub class request (for a downstream facing port). The device standard request SetFeature(TEST\_MODE) is defined in Section 9.4.9. The hub class request SetPortFeature(PORT\_TEST) is defined in Section 11.24.2.13. All high-speed capable devices/hubs must support these requests. These requests are not supported for non-high-speed devices. The transition to test mode must be complete no later than 3 ms after the completion of the status stage of the request. For an upstream facing port, the exit action is to power cycle the device. For a downstream facing port, the exit action is to reset the hub, as defined in Section 11.24.2.13. #### 7.2 Power Distribution This section describes the USB power distribution specification. #### 7.2.1 Classes of Devices The power source and sink requirements of different device classes can be simplified with the introduction of the concept of a unit load. A unit load is defined to be 100 mA. The number of unit loads a device can draw is an absolute maximum, not an average over time. A device may be either low-power at one unit load or high-power, consuming up to five unit loads. All devices default to low-power. The transition to high-power software control. It is the responsibility of software to ensure adequate power is available before allowing devices to consume high-power. The USB supports a range of power sourcing and power consuming agents; these include the following: - Root port hubs: Are directly attached to the USB Host Controller. Hub power is derived from the same source as the Host Controller. Systems that obtain operating power externally, either AC or DC, must supply at least five unit loads to each port. Such ports are called high-power ports. Battery-powered systems may supply either one or five unit loads. Ports that can supply only one unit load are termed lowpower ports. - Bus-powered hubs: Draw all of their power for any internal functions and downstream facing ports from VBUS on the hub's upstream facing port. Bus-powered hubs may only draw up to one unit load upon power-up and five unit loads after configuration. The configuration power is split between allocations to the hub, any non-removable functions and the external ports. External ports in a bus-powered hub can supply only one unit load per port regardless of the current draw on the other ports of that hub. The hub must be able to supply this port current when the hub is in the Active or Suspend state. - Self-powered hubs: Power for the internal functions and downstream facing ports does not come from VBUS. However, the USB interface of the hub may draw up to one unit load from VBUS on its upstream facing port to allow the interface to function when the remainder of the hub is powered down. Hubs that obtain operating power externally (from the USB) must supply five unit loads to each port. Batterypowered hubs may supply either one or five unit loads per port. - Low-power bus-powered functions: All power to these devices comes from VBUS. They may draw no more than one unit load at any time. - High-power bus-powered functions: All power to these devices comes from VBUS. They must draw no more than one unit load upon power-up and may draw up to five unit loads after being configured. - Self-powered functions: May draw up to one unit load from VBUS to allow the USB interface to function when the remainder of the function is powered down. All other power comes from an external (to the USB) source. No device shall supply (source) current on VBUS at its upstream facing port at any time. From VBUS on its upstream facing port, a device may only draw (sink) current. They may not provide power to the pull-up resistor on D+/D- unless VBUS is present (see Section 7.1.5). When VBUS is removed, the device must remove power from the D+/D- pull-up resistor within 10 seconds. On power-up, a device needs to ensure that its upstream facing port is not driving the bus, so that the device is able to receive the reset signaling. Devices must also ensure that the maximum operating current drawn by a device is one unit load, until configured. Any device that draws power from the bus must be able to detect lack of activity on the bus, enter the Suspend state, and reduce its current consumption from VBUS (refer to Section 7.2.3 and Section 9.2.5.1). 171 ## 7.2.1.1 Bus-powered Hubs Bus-powered hub power requirements can be met with a power control circuit such as the one shown in Figure 7-42. Bus-powered hubs often contain at least one non-removable function. Power is always available to the hub's controller, which permits host access to power management and other configuration registers during the enumeration process. A non-removable function(s) may require that its power be switched, so that upon power-up, the entire device (hub and non-removable functions) draws no more than one unit load. Power switching on any non-removable function may be implemented either by removing its power or by shutting off the clock. Switching on the non-removable function is not required if the aggregate power drawn by it and the Hub Controller is less than one unit load. However, as long as the hub port associated with the function is in the Power-off state, the function must be logically reset and the device must appear to be not connected. The total current drawn by a bus-powered device is the sum of the current to the Hub Controller, any non-removable function(s), and the downstream facing ports. Figure 7-42 shows the partitioning of power based upon the maximum current draw (from upstream) of five unit loads: one unit load for the Hub Controller and the non-removable function and one unit load for each of the external downstream facing ports. If more than four external ports are required, then the hub will need to be self-powered. If the non-removable function(s) and Hub Controller draw more than one unit load, then the number of external ports must be appropriately reduced. Power control to a bus-powered hub may require a regulator. If present, the regulator is always enabled to supply the Hub Controller. The regulator can also power the non-removable functions(s). Inrush current limiting must also be incorporated into the regulator subsystem. Figure 7-42. Compound Bus-powered Hub Power to external downstream facing ports of a bus-powered hub must be switched. The Hub Controller supplies a software controlled on/off signal from the host, which is in the "off" state when the device is powered up or after reset signaling. When switched to the "on" state, the switch implements a soft turn-on function that prevents excessive transient current from being drawn from upstream. The voltage drop across the upstream cable, connectors, and switch in a bus-powered hub must not exceed 350 mV at maximum rated current. #### 7.2.1.2 Self-powered Hubs Self-powered hubs have a local power supply that furnishes power to any non-removable functions and to all downstream facing ports, as shown in Figure 7-43. Power for the Hub Controller, however, may be supplied from the upstream VBUS (a "hybrid" powered hub) or the local power supply. The advantage of supplying the Hub Controller from the upstream supply is that communication from the host is possible even if the device's power supply remains off. This makes it possible to differentiate between a disconnected and an unpowered device. If the hub draws power for its upstream facing port from VBUS, it may not draw more than one unit load. Figure 7-43. Compound Self-powered Hub The number of ports that can be supported is limited only by the address capability of the hub and the local supply. Self-powered hubs may experience loss of power. This may be the result of disconnecting the power cord or exhausting the battery. Under these conditions, the hub may force a re-enumeration of itself as a bus-powered hub. This requires the hub to implement port power switching on all external ports. When power is lost, the hub must ensure that upstream current does not exceed low-power. All the rules of a bus-powered hub then apply. ### 7.2.1.2.1 Over-current Protection The host and all self-powered hubs must implement over-current protection for safety reasons, and the hub must have a way to detect the over-current condition and report it to the USB software. Should the aggregate current drawn by a gang of downstream facing ports exceed a preset value, the over-current protection circuit removes or reduces power from all affected downstream facing ports. The over-current condition is reported through the hub to Host Controller, as described in Section 11.12.5. The preset value cannot exceed 5.0 A and must be sufficiently above the maximum allowable port current such that transient currents (e.g., during power up or dynamic attach or reconfiguration) do not trip the over-current protector. If an over-current condition occurs on any port, subsequent operation of the USB is not guaranteed, and once the condition is removed, it may be necessary to reinitialize the bus as would be done upon power-up. The over-current limiting mechanism must be resettable without user mechanical intervention. Polymeric PTCs and solid-state switches are examples of methods, which can be used for over-current limiting. ## 7.2.1.3 Low-power Bus-powered Functions A low-power function is one that draws up to one unit load from the USB cable when operational. Figure 7-44 shows a typical bus-powered, low-power function, such as a mouse. Low-power regulation can be integrated into the function silicon. Low-power functions must be capable of operating with input VBUS voltages as low as 4.40 V, measured at the plug end of the cable. 173 Figure 7-44. Low-power Bus-powered Function ## 7.2.1.4 High-power Bus-powered Functions A function is defined as being high-power if, when fully powered, it draws over one but no more than five unit loads from the USB cable. A high-power function requires staged switching of power. It must first come up in a reduced power state of less than one unit load. At bus enumeration time, its total power requirements are obtained and compared against the available power budget. If sufficient power exists, the remainder of the function may be powered on. A typical high-power function is shown in Figure 7-45. The function's electronics have been partitioned into two sections. The function controller contains the minimum amount of circuitry necessary to permit enumeration and power budgeting. The remainder of the function resides in the function block. High-power functions must be capable of operating in their low-power (one unit load) mode with an input voltage as low as 4.40 V, so that it may be detected and enumerated even when plugged into a buspowered hub. They must also be capable of operating at full power (up to five unit loads) with a VBUS voltage of 4.75 V, measured at the upstream plug end of the cable. Figure 7-45. High-power Bus-powered Function ### 7.2.1.5 Self-powered Functions Figure 7-46 shows a typical self-powered function. The function controller is powered either from the upstream bus via a low-power regulator or from the local power supply. The advantage of the former scheme is that it permits detection and enumeration of a self-powered function whose local power supply is turned off. The maximum upstream power that the function controller can draw is one unit load, and the regulator block must implement inrush current limiting. The amount of power that the function block may draw is limited only by the local power supply. Because the local power supply is not required to power any downstream bus ports, it does not need to implement current limiting, soft start, or power switching. Figure 7-46. Self-powered Function ## 7.2.2 Voltage Drop Budget The voltage drop budget is determined from the following: - The voltage supplied by high-powered hub ports is 4.75 V to 5.25 V. - The voltage supplied by low-powered hub ports is 4.4 V to 5.25 V. - Bus-powered hubs can have a maximum drop of 350 mV from their cable plug (where they attach to a source of power) to their output port connectors (where they supply power). - The maximum voltage drop (for detachable cables) between the A-series plug and B-series plug on VBUs is 125 mV (VBUSD). - The maximum voltage drop for all cables between upstream and downstream on GND is 125 mV (VGNDD). - All hubs and functions must be able to provide configuration information with as little as 4.40 V at the connector end of their upstream cables. Only low-power functions need to be operational with this minimum voltage. - Functions drawing more than one unit load must operate with a 4.75 V minimum input voltage at the connector end of their upstream cables. Figure 7-47 shows the minimum allowable voltages in a worst-case topology consisting of a bus-powered hub driving a bus-powered function. \*Under transient conditions, supply at hub can drop from 4.400V to 4.070V Figure 7-47. Worst-case Voltage Drop Topology (Steady State) 175 ## 7.2.3 Power Control During Suspend/Resume Suspend current is a function of unit load allocation. All USB devices initially default to low-power. Low-power devices or high-power devices operating at low-power are limited to $500 \,\mu\text{A}$ of suspend current. If the device is configured for high-power and enabled as a remote wakeup source, it may draw up to $2.5 \, \text{mA}$ during suspend. When computing suspend current, the current from VBUS through the bus pull-up and pull-down resistors must be included. Configured bus-powered hubs may also consume a maximum of $2.5 \, \text{mA}$ , with $500 \,\mu\text{A}$ allocated to each available external port and the remainder available to the hub and its internal functions. If a hub is not configured, it is operating as a low-power device and must limit its suspend current to $500 \,\mu\text{A}$ . While in the Suspend state, a device may briefly draw more than the average current. The amplitude of the current spike cannot exceed the device power allocation 100 mA (or 500 mA). A maximum of 1.0 second is allowed for an averaging interval. The average current cannot exceed the average suspend current limit (ICCSH or ICCSL, see Table 7-7) during any 1.0-second interval (TSUSAVG1). The profile of the current spike is restricted so the transient response of the power supply (which may be an efficient, low-capacity, trickle power supply) is not overwhelmed. The rising edge of the current spike must be no more than 100 mA/μs. Downstream facing ports must be able to absorb the 500 mA peak current spike and meet the voltage droop requirements defined for inrush current during dynamic attach (see Section 7.2.4.1). Figure 7-48 illustrates a typical example profile for an averaging interval. If the supply to the pull-up resistor on D+/D- is derived from VBUS, then the suspend current will never go to zero because the pull-up and pull-down resistors will always draw power. Figure 7-48. Typical Suspend Current Averaging Profile Devices are responsible for handling the bus voltage reduction due to the inductive and resistive effects of the cable. When a hub is in the Suspend state, it must still be able to provide the maximum current per port (one unit load of current per port for bus-powered hubs and five unit loads per port for self-powered hubs). This is necessary to support remote wakeup-capable devices that will power-up while the remainder of the system is still suspended. Such devices, when enabled to do remote wakeup, must drive resume signaling upstream within 10 ms of starting to draw the higher, non-suspend current. Devices not capable of remote wakeup must draw the higher current only when not suspended. When devices wakeup, either by themselves (remote wakeup) or by seeing resume signaling, they must limit the inrush current on VBUS. The target maximum droop in the hub VBUS is 330 mV. The device must have sufficient on-board bypass capacitance or a controlled power-on sequence such that the current drawn from the hub does not exceed the maximum current capability of the port at any time while the device is waking up. ## 7.2.4 Dynamic Attach and Detach The act of plugging or unplugging a hub or function must not affect the functionality of another device on other segments of the network. Unplugging a function will stop the transaction between that function and the host. However, the hub to which this function was attached will recover from this condition and will alert the host that the port has been disconnected. ## 7.2.4.1 Inrush Current Limiting When a function or hub is plugged into the network, it has a certain amount of on-board capacitance between VBUS and ground. In addition, the regulator on the device may supply current to its output bypass capacitance and to the function as soon as power is applied. Consequently, if no measures are taken to prevent it, there could be a surge of current into the device which might pull the VBUS on the hub below its minimum operating level. Inrush currents can also occur when a high-power function is switched into its high-power mode. This problem must be solved by limiting the inrush current and by providing sufficient capacitance in each hub to prevent the power supplied to the other ports from going out of tolerance. An additional motivation for limiting inrush current is to minimize contact arcing, thereby prolonging connector contact life. The maximum droop in the hub VBUS is 330 mV, or about 10% of the nominal signal swing from the function. In order to meet this requirement, the following conditions must be met: - The maximum load (CRPB) that can be placed at the downstream end of a cable is 10 μF in parallel with 44 Ω. The 10 μF capacitance represents any bypass capacitor directly connected across the VBUS lines in the function plus any capacitive effects visible through the regulator in the device. The 44 Ω resistance represents one unit load of current drawn by the device during connect. - If more bypass capacitance is required in the device, then the device must incorporate some form of VBUS surge current limiting, such that it matches the characteristics of the above load. - The hub downstream facing port VBUS power lines must be bypassed (CHPB) with no less than 120 μF of low-ESR capacitance per hub. Standard bypass methods should be used to minimize inductance and resistance between the bypass capacitors and the connectors to reduce droop. The bypass capacitors themselves should have a low dissipation factor to allow decoupling at higher frequencies. The upstream facing port of a hub is also required to meet the above requirements. Furthermore, a bus-powered hub must provide additional surge limiting in the form of a soft-start circuit when it enables power to its downstream facing ports. A high-power bus-powered device that is switching from a lower power configuration to a higher power configuration must not cause droop > 330~mV on the VBUS at its upstream hub. The device can meet this by ensuring that changes in the capacitive load it presents do not exceed $10~\mu\text{F}$ . Signal pins are protected from excessive currents during dynamic attach by being recessed in the connector such that the power pins make contact first. This guarantees that the power rails to the downstream device are referenced before the signal pins make contact. In addition, the signal lines are in a high-impedance state during connect, so that no current flows for standard signal levels. ## 7.2.4.2 Dynamic Detach When a device is detached from the network with power flowing in the cable, the inductance of the cable will cause a large flyback voltage to occur on the open end of the device cable. This flyback voltage is not destructive. Proper bypass measures on the hub ports will suppress any coupled noise. The frequency range of this noise is inversely dependent on the length of the cable, to a maximum of 60 MHz for a one-meter cable. This will require some low capacitance, very low inductance bypass capacitors on each hub port connector. The flyback voltage and the noise it creates is also moderated by the bypass capacitance on the device end of the cable. Also, there must be some minimum capacitance on the device end of the cable to ensure that the 177 inductive flyback on the open end of the cable does not cause the voltage on the device end to reverse polarity. A minimum of 1.0 $\mu$ F is recommended for bypass across VBUS. ## 7.3 Physical Layer The physical layer specifications are described in the following subsections. ## 7.3.1 Regulatory Requirements All USB devices should be designed to meet the applicable regulatory requirements. ## 7.3.2 Bus Timing/Electrical Characteristics Table 7-7. DC Electrical Characteristics | Parameter | Symbol | Conditions | Min. | Max. | Units | | | | |------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------|------|------|-------|--|--|--| | Supply Voltage: | Supply Voltage: | | | | | | | | | High-power Port | VBUS | Note 2, Section 7.2.1 | 4.75 | 5.25 | V | | | | | Low-power Port | VBUS | Note 2, Section 7.2.1 | 4.40 | 5.25 | V | | | | | Supply Current: | | | • | • | | | | | | High-power Hub Port (out) | ICCPRT | Section 7.2.1 | 500 | | mA | | | | | Low-power Hub Port (out) | ICCUPT | Section 7.2.1 | 100 | | mA | | | | | High-power Function (in) | ICCHPF | Section 7.2.1 | | 500 | mA | | | | | Low-power Function (in) | ICCLPF | Section 7.2.1 | | 100 | mA | | | | | Unconfigured Function/Hub (in) | ICCINIT | Section 7.2.1.4 | | 100 | mA | | | | | Suspended High-power Device | Іссsн | Section 7.2.3; Note 15 | | 2.5 | mA | | | | | Suspended Low-power Device | ICCSL | Section 7.2.3 | | 500 | μА | | | | | Input Levels for Low-/full-speed: | | | • | | • | | | | | High (driven) | ViH | Note 4, Section 7.1.4 | 2.0 | | V | | | | | High (floating) | ViHz | Note 4, Section 7.1.4 | 2.7 | 3.6 | ٧ | | | | | Low | VIL | Note 4, Section 7.1.4 | | 0.8 | ٧ | | | | | Differential Input Sensitivity | VDI | (D+)-(D-) ;<br>Figure 7-19; Note 4 | 0.2 | | ٧ | | | | | Differential Common Mode<br>Range | Vсм | Includes VDI range;<br>Figure 7-19; Note 4 | 0.8 | 2.5 | ٧ | | | | | Input Levels for High-speed: | | | | | | | | | | High-speed squelch detection threshold (differential signal amplitude) | VHSSQ | Section 7.1.7.2<br>(specification refers to<br>differential signal<br>amplitude) | 100 | 150 | mV | | | | 178 Table 7-7. DC Electrical Characteristics (Continued) | Parameter | Symbol | Conditions | Min. | Max. | Units | |---------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------|---------------|------|-------| | High speed disconnect<br>detection threshold (differential<br>signal amplitude) | VHSDSC | Section 7.1.7.2<br>(specification refers to<br>differential signal<br>amplitude) | 525 | 625 | mV | | High-speed differential input signaling levels | | Section 7.1.7.2<br>Specified by eye pattern<br>templates | | | | | High-speed data signaling common mode voltage range (guideline for receiver) | VHSCM | Section 7.1.4.2 | -50 | 500 | mV | | Output Levels for Low-/full-speed | : | | | | | | Low | Vol | Note 4, 5, Section 7.1.1 | 0.0 | 0.3 | V | | High (Driven) | Vон | Note 4, 6, Section 7.1.1 | 2.8 | 3.6 | ٧ | | SE1 | Vose1 | Section 7.1.1 | 0.8 | | V | | Output Signal Crossover<br>Voltage | Vcrs | Measured as in Figure 7-8; Note 10 | 1.3 | 2.0 | V | | Output Levels for High-speed: | | | • | • | | | High-speed idle level | VHSOI | Section 7.1.7.2 | -10.0 | 10.0 | mV | | High-speed data signaling high | Vнsон | Section 7.1.7.2 | 360 | 440 | mV | | High-speed data signaling low | VHSOL | Section 7.1.7.2 | <b>-</b> 10.0 | 10.0 | mV | | Chirp J level (differential voltage) | VCHIRPJ | Section 7.1.7.2 | 700 | 1100 | mV | | Chirp K level (differential voltage) | VCHIRPK | Section 7.1.7.2 | -900 | -500 | mV | | Decoupling Capacitance: | | | | | | | Downstream Facing Port<br>Bypass Capacitance (per hub) | Снрв | VBUS to GND,<br>Section 7.2.4.1 | 120 | | μF | | Upstream Facing Port Bypass<br>Capacitance | СпРВ | VBUS to GND; Note 9,<br>Section 7.2.4.1 | 1.0 | 10.0 | μF | | Input Capacitance for Low-/full-sp | peed: | | | • | | | Downstream Facing Port | CIND | Note 2; Section 7.1.6.1 | | 150 | pF | | Upstream Facing Port (w/o cable) | CINUB | Note 3; Section 7.1.6.1 | | 100 | pF | | Transceiver edge rate control capacitance | CEDGE | Section 7.1.6.1 | | 75 | pF | Table 7-7. DC Electrical Characteristics (Continued) | Parameter | Symbol | Conditions | Min. | Max. | Units | | | | |--------------------------------------------------------------------|---------------------------------|-----------------------------|-------|-------|-------|--|--|--| | Input Impedance for High-speed: | Input Impedance for High-speed: | | | | | | | | | TDR spec for high-speed termination | | Section 7.1.6.2 | | | | | | | | Terminations: | | | | | | | | | | Bus Pull-up Resistor on<br>Upstream Facing Port | Rpu | 1.5 kΩ ±5%<br>Section 7.1.5 | 1.425 | 1.575 | kΩ | | | | | Bus Pull-down Resistor on<br>Downstream Facing Port | RPD | 15 kΩ ±5%<br>Section 7.1.5 | 14.25 | 15.75 | kΩ | | | | | Input impedance exclusive of pullup/pulldown (for low-/full-speed) | ZINP | Section 7.1.6 | 300 | | kΩ | | | | | Termination voltage for upstream facing port pullup (RPU) | VTERM | Section 7.1.5 | 3.0 | 3.6 | ٧ | | | | | Terminations in High-speed: | | | | | | | | | | Termination voltage in high-<br>speed | VHSTERM | Section 7.1.6.2 | -10 | 10 | mV | | | | Table 7-8. High-speed Source Electrical Characteristics | Parameter | Symbol | Conditions | Min. | Max. | Units | |-------------------------------------------------------------------------------|---------|---------------------------------------------------------|----------|-------------------------------|-------| | Driver Characteristics: | | | | | | | Rise Time (10% - 90%) | THSR | Section 7.1.2 | 500 | | ps | | Fall Time (10% - 90%) | THSF | Section 7.1.2 | 500 | | ps | | Driver waveform requirements | | Specified by eye pattern templates in Section 7.1.2 | | | | | Driver Output Resistance<br>(which also serves as high-<br>speed termination) | ZHSDRV | Section 7.1.1.1 | 40.5 | 49.5 | Ω | | Clock Timings: | | | | | | | High-speed Data Rate | THSDRAT | Section 7.1.11 | 479.760 | 480.240 | Mb/s | | Microframe Interval | THSFRAM | Section 7.1.12 | 124.9375 | 125.0625 | μs | | Consecutive Microframe<br>Interval Difference | THSRFI | Section 7.1.12 | | 4 high-<br>speed bit<br>times | | | High-speed Data Timings: | | | | | | | Data source jitter | | Source and receiver jitter specified by the eye pattern | | | | | Receiver jitter tolerance | | templates in Section 7.1.2 | 2.2 | | | Table 7-9. Full-speed Source Electrical Characteristics | Parameter | Symbol | Conditions | Min. | Max. | Units | |-------------------------------------------------------------------------------------------------|--------------|------------------------------------------------------|-------------|-----------|----------| | Driver Characteristics: | | | | | | | Rise Time | TFR | Figure 7-8; Figure 7-9 | 4 | 20 | ns | | Fall Time | TFF | Figure 7-8; Figure 7-9 | 4 | 20 | ns | | Differential Rise and Fall Time<br>Matching | TFRFM | (TFR/TFF) Note 10,<br>Section 7.1.2 | 90 | 111.11 | % | | Driver Output Resistance for<br>driver which is not high-speed<br>capable | ZDRV | Section 7.1.1.1 | 28 | 44 | Ω | | Clock Timings: | | | | | | | Full-speed Data Rate for hubs<br>and devices which are high-<br>speed capable | TFDRATHS | Average bit rate,<br>Section 7.1.11 | 11.9940 | 12.0060 | Mb/s | | Full-speed Data Rate for devices which are not high-speed capable | TFDRATE | Average bit rate,<br>Section 7.1.11 | 11.9700 | 12.0300 | Mb/s | | Frame Interval | TFRAME | Section 7.1.12 | 0.9995 | 1.0005 | ms | | Consecutive Frame Interval<br>Jitter | TRFI | No clock adjustment<br>Section 7.1.12 | | 42 | ns | | Full-speed Data Timings: | | | | | | | Source Jitter Total (including frequency tolerance): To Next Transition For Paired Transitions | TDJ1<br>TDJ2 | Note 7, 8, 12, 10;<br>Measured as in<br>Figure 7-49; | -3.5<br>-4 | 3.5<br>4 | ns<br>ns | | Source Jitter for Differential<br>Transition to SE0 Transition | TFDEOP | Note 8; Figure 7-50;<br>Note 11 | -2 | 5 | ns | | Receiver Jitter:<br>To Next Transition<br>For Paired Transitions | TJR1<br>TJR2 | Note 8; Figure 7-51 | -18.5<br>-9 | 18.5<br>9 | ns<br>ns | | Source SE0 interval of EOP | Тгеорт | Figure 7-50 | 160 | 175 | ns | | Receiver SE0 interval of EOP | TFEOPR | Note 13; Section 7.1.13.2;<br>Figure 7-50 | 82 | | ns | | Width of SE0 interval during differential transition | TFST | Section 7.1.4 | | 14 | ns | Table 7-10. Low-speed Source Electrical Characteristics | Parameter | Symbol | Conditions | Min. | Max. | Units | | | |-----------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------|--------------------|------------|----------|--|--| | Driver Characteristics: | | | | | | | | | Transition Time: | | | | | | | | | Rise Time<br>Fall Time | TLR<br>TLF | Measured as in Figure 7-8 | 75<br>75 | 300<br>300 | ns<br>ns | | | | Rise and Fall Time Matching | TLRFM | (TLR/TLF) Note 10 | 80 | 125 | % | | | | Upstream Facing Port (w/cable, low-speed only) | CLINUA | Note 1; Section 7.1.6 | 200 | 450 | pF | | | | Clock Timings: | | | | | | | | | Low-speed Data Rate for hubs which are high-speed capable | TLDRATHS | Section 7.1.11 | 1.49925 | 1.50075 | Mb/s | | | | Low-speed Data Rate for devices which are not high-<br>speed capable | TLDRATE | Section 7.1.11 | 1.4775 | 1.5225 | Mb/s | | | | Low-speed Data Timings: | | | | | | | | | Upstream facing port source<br>Jitter Total (including frequency<br>tolerance): | | Note 7, 8; Figure 7-49 | | | | | | | To Next Transition<br>For Paired Transitions | TUDJ1<br>TUDJ2 | | -95<br>-150 | 95<br>150 | ns<br>ns | | | | Upstream facing port source<br>Jitter for Differential Transition<br>to SE0 Transition | TLDEOP | Note 8; Figure 7-50;<br>Note 11 | -40 | 100 | ns | | | | Upstream facing port differential<br>Receiver Jitter: | | Note 8; Figure 7-51 | | | | | | | To Next Transition<br>For Paired Transitions | TDJR1<br>TDJR2 | | -75<br><b>-4</b> 5 | 75<br>45 | ns<br>ns | | | | Downstream facing port source Jitter Total (including frequency tolerance): To Next Transition For Paired Transitions | TDDJ1<br>TDDJ2 | Note 7, 8; Figure 7-49 | -25<br>-14 | 25<br>14 | ns<br>ns | | | | Downstream facing port source<br>Jitter for Differential Transition<br>to SE0 Transition | | Note 8; Figure 7-50;<br>Note 11 | | | ns | | | | Downstream facing port<br>Differential Receiver Jitter: | | Note 8; Figure 7-50 | | | | | | | To Next Transition<br>For Paired Transitions | TUJR1<br>TUJR2 | | -152<br>-200 | 152<br>200 | ns<br>ns | | | Table 7-10. Low-speed Source Electrical Characteristics (Continued) | Parameter | Symbol | Conditions | Min. | Max. | Units | |------------------------------------------------------|--------|-------------------------------------------|------|------|-------| | Source SE0 interval of EOP | TLEOPT | Figure 7-50 | 1.25 | 1.50 | μs | | Receiver SE0 interval of EOP | TLEOPR | Note 13; Section 7.1.13.2;<br>Figure 7-50 | 670 | | ns | | Width of SE0 interval during differential transition | TLST | Section 7.1.4 | | 210 | ns | Table 7-11. Hub/Repeater Electrical Characteristics | Parameter | Symbol | Conditions | Min. | Max. | Units | | | |-------------------------------------------------------------|------------------|---------------------------------------------------------------------------|------------|----------|----------|--|--| | Full-speed Hub Characteristics (as measured at connectors): | | | | | | | | | Driver Characteristics:<br>(Refer to Table 7-9) | | Upstream facing port and downstream facing ports configured as full-speed | | | | | | | Hub Differential Data Delay: | | Note 7, 8 | | | | | | | (with cable)<br>(without cable) | THDD1<br>THDD2 | Figure 7-52A<br>Figure 7-52B | | 70<br>44 | ns<br>ns | | | | Hub Differential Driver Jitter: (including cable) | | Note 7, 8; Figure 7-52,<br>Section 7.1.14 | | | | | | | To Next Transition For Paired Transitions | THDJ1<br>THDJ2 | | -3<br>-1 | 3<br>1 | ns<br>ns | | | | Data Bit Width Distortion after SOP | TFSOP | Note 8; Figure 7-52 | -5 | 5 | ns | | | | Hub EOP Delay Relative to THDD | TFEOPD | Note 8; Figure 7-53 | 0 | 15 | ns | | | | Hub EOP Output Width Skew | TFHESK | Note 8; Figure 7-53 | -15 | 15 | ns | | | | Low-speed Hub Characteristics (as | measured | d at connectors): | | | | | | | Driver Characteristics:<br>(Refer to Table 7-10) | | Downstream facing ports configured as low-speed | | | | | | | Hub Differential Data Delay | TLHDD | Note 7, 8; Figure 7-52 | | 300 | ns | | | | Hub Differential Driver Jitter (including cable): | | Note 7, 8; Figure 7-52 | | | | | | | Downstream facing port : | | | | | | | | | To Next Transition For Paired Transitions | TLDHJ1<br>TLDHJ2 | | -45<br>-15 | 45<br>15 | ns<br>ns | | | | Upstream facing port: | | | | | | | | | To Next Transition For Paired Transitions | TLUHJ1<br>TLUHJ2 | | -45<br>-45 | 45<br>45 | ns<br>ns | | | | Data Bit Width Distortion after SOP | TLSOP | Note 8; Figure 7-52 | -60 | 60 | ns | | | | Hub EOP Delay Relative to THDD | TLEOPD | Note 8; Figure 7-53 | 0 | 200 | ns | | | | Hub EOP Output Width Skew | TLHESK | Note 8; Figure 7-53 | -300 | +300 | ns | | | 183 Table 7-11. Hub/Repeater Electrical Characteristics (Continued) | Parameter | Symbol | Conditions | Min. | Max. | Units | | | | |-------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------|------|------------------------------------------|-------|--|--|--| | High-speed Hub Characteristics (a | High-speed Hub Characteristics (as measured at connectors): | | | | | | | | | Driver Characteristics:<br>(Refer to Table 7-8) | | Upstream facing port and downstream facing ports configured as high-speed | | | | | | | | Hub Data Delay (without cable): | THSHDD | Section 7.1.14.2 | | 36 high-<br>speed bit<br>times +<br>4 ns | | | | | | Hub Data Jitter: | | Specified by eye patterns in Section 7.1.2.2 | | | | | | | | Hub Delay Variation Range: | THSHDV | Section 7.1.14.2 | | 5 high-<br>speed bit<br>times | | | | | Table 7-12. Cable Characteristics (Note 14) | Parameter | Symbol | Conditions | Min | Max | Units | |-------------------------------------------------|------------------|------------------------------------------------|------|----------|----------| | VBUS Voltage drop for<br>detachable cables | VBUSD | Section 7.2.2 | | 125 | mV | | GND Voltage drop (for all cables) | VGNDD | Section 7.2.2 | | 125 | mV | | Differential Cable Impedance (full-/high-speed) | Zo | (90 Ω ±15%); | 76.5 | 103.5 | Ω | | Common mode cable impedance (full-/high-speed) | Zсм | (30 Ω ±30%); | 21.0 | 39.0 | Ω | | Cable Delay (one way) | | Section 7.1.16 | | | | | Full-/high-speed<br>Low-speed | TFSCBL<br>TLSCBL | | | 26<br>18 | ns<br>ns | | Cable Skew | TSKEW | Section 7.1.3 | | 100 | ps | | Unmated Contact Capacitance | Cuc | Section 6.7 | | 2 | pF | | Cable loss | | Specified by table and graph in Section 7.1.17 | | | | - Note 1: Measured at A plug. - Note 2: Measured at A receptacle. - Note 3: Measured at B receptacle. - Note 4: Measured at A or B connector. - Note 5: Measured with RL of 1.425 k $\Omega$ to 3.6 V. - Note 6: Measured with RL of 14.25 k $\Omega$ to GND. - Note 7: Timing difference between the differential data signals. - Note 8: Measured at crossover point of differential data signals. - Note 9: The maximum load specification is the maximum effective capacitive load allowed that meets the target V<sub>BUS</sub> drop of 330 mV. - Note 10: Excluding the first transition from the Idle state. - Note 11: The two transitions should be a (nominal) bit time apart. - Note 12: For both transitions of differential signaling. - Note 13: Must accept as valid EOP. - Note 14: Single-ended capacitance of D+ or D- is the capacitance of D+/D- to all other conductors and, if present, shield in the cable. That is, to measure the single-ended capacitance of D+, short D-, VBUS, GND, and the shield line together and measure the capacitance of D+ to the other conductors. - Note 15: For high power devices (non-hubs) when enabled for remote wakeup. Table 7-13. Hub Event Timings | Event Description | Symbol | Conditions | Min | Max | Unit | |----------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------|------------|---------------|-----------------| | Time to detect a downstream<br>facing port connect event<br>Awake Hub<br>Suspended Hub | TDCNN | Section 11.5 and<br>Section 7.1.7.3 | 2.5<br>2.5 | 2000<br>12000 | μs<br>μs | | Time to detect a disconnect event at a hub's downstream facing port | Todis | Section 7.1.7.3 | 2 | 2.5 | μs | | Duration of driving resume to a downstream port; only from a controlling hub | TDRSMDN | Nominal; Section<br>7.1.7.7 and<br>Section 11.5 | 20 | | ms | | Time from detecting downstream resume to rebroadcast | Tursm | Section 7.1.7.7 | | 1.0 | ms | | Duration of driving reset to a downstream facing port | TDRST | Only for a<br>SetPortFeature<br>(PORT_RESET)<br>request;<br>Section 7.1.7.5 and<br>Section 11.5 | 10 | 20 | ms | | Overall duration of driving reset to downstream facing port, root hub | TDRSTR | Only for root hubs;<br>Section 7.1.7.5 | 50 | | ms | | Maximum interval between reset segments used to create TDRSTR | TRHRSI | Only for root hubs;<br>each reset pulse must<br>be of length TDRST;<br>Section 7.1.7.5 | | 3 | ms | | Time to detect a long K from upstream | Turlk | Section 11.6 | 2.5 | 100 | μs | | Time to detect a long SE0 from upstream | Turlse0 | Section 11.6 | 2.5 | 10000 | μs | | Duration of repeating SE0 upstream (for low-/full-speed repeater) | TURPSE0 | Section 11.6 | | 23 | FS bit times | | Duration of sending SE0 upstream after EOF1 (for low-/full-speed repeater) | TUDEOP | Optional<br>Section 11.6 | | 2 | FS bit<br>times | | Inter-packet Delay (for high-<br>speed) for packets traveling in<br>same direction | THSIPDSD | Section 7.1.18.2 | 88 | | bit<br>times | | Inter-packet Delay (for high-<br>speed) for packets traveling in<br>opposite direction | THSIPDOD | Section 7.1.18.2 | 8 | | bit<br>times | Table 7-13. Hub Event Timings (Continued) | Event Description | Symbol | Conditions | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------|------------|------------------|-----|-----|--------------| | Inter-packet delay for device/root<br>hub response w/detachable cable<br>for high-speed | THSRSPIPD1 | Section 7.1.18.2 | | 192 | bit<br>times | | Reset Handshake Protocol: | | | | | | | Time for which a Chirp J or Chirp K must be continuously detected (filtered) by hub or device during Reset handshake | TFILT | Section 7.1.7.5 | 2.5 | | μѕ | | Time after end of device Chirp K<br>by which hub must start driving<br>first Chirp K in the hub's chirp<br>sequence | Тwтрсн | Section 7.1.7.5 | | 100 | μѕ | | Time for which each individual<br>Chirp J or Chirp K in the chirp<br>sequence is driven downstream<br>by hub during reset | Тосныт | Section 7.1.7.5 | 40 | 60 | μs | | Time before end of reset by which a hub must end its downstream chirp sequence | TDCHSE0 | Section 7.1.7.5 | 100 | 500 | μѕ | Table 7-14. Device Event Timings | Parameter | Symbol | Conditions | Min | Max | Units | |--------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------|-----|-------|--------------| | Time from internal power good to device pulling D+/D- beyond VIHZ (min) (signaling attach) | TSIGATT | Figure 7-29 | | 100 | ms | | Debounce interval provided by USB system software after attach | TATTDB | Figure 7-29 | | 100 | ms | | Maximum time a device can draw power >suspend power when bus is continuously in idle state | T2SUSP | Section 7.1.7.6 | | 10 | ms | | Maximum duration of suspend averaging interval | Tsusavgi | Section 7.2.3 | | 1 | s | | Period of idle bus before device can initiate resume | Twtrsm | Device must be<br>remote-wakeup<br>enabled<br>Section 7.1.7.5 | 5 | | ms | | Duration of driving resume upstream | TDRSMUP | Section 7.1.7.7 | 1 | 15 | ms | | Resume Recovery Time | Trsmrcy | Provided by USB<br>System Software;<br>Section 7.1.7.7 | 10 | | ms | | Time to detect a reset from upstream for non high-speed capable devices | TDETRST | Section 7.1.7.5 | 2.5 | 10000 | μѕ | | Reset Recovery Time | TRSTRCY | Section 7.1.7.5 | | 10 | ms | | Inter-packet Delay (for low-/full-speed) | TIPD | Section 7.1.18 | 2 | | bit<br>times | | Inter-packet delay for device<br>response w/detachable cable for<br>low-/full-speed | TRSPIPD1 | Section 7.1.18 | | 6.5 | bit<br>times | | Inter-packet delay for device response w/captive cable for low-/full-speed | TRSPIPD2 | Section 7.1.18 | | 7.5 | bit<br>times | Table 7-14. Device Event Timings (Continued) | Parameter | Symbol | Conditions | Min | Max | Units | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------|-----|--------------------------|-------|--|--| | SetAddress() Completion Time | TDSETADDR | Section 9.2.6.3 | | 50 | ms | | | | Time to complete standard request with no data | TDRQCMPLTND | Section 9.2.6.4 | | 50 | ms | | | | Time to deliver first and subsequent (except last) data for standard request | TDRETDATA1 | Section 9.2.6.4 | | 500 | ms | | | | Time to deliver last data for standard request | TDRETDATAN | Section 9.2.6.4 | | 50 | ms | | | | Inter-packet delay for device response w/captive cable (high-speed) | THSRSPIPD2 | Section 7.1.18.2 | | 192 bit times<br>+ 52 ns | | | | | SetAddress() Completion Time | TDSETADDR | Section 9.2.6.3 | | 50 | ms | | | | Time to complete standard request with no data | TDRQCMPLTND | Section 9.2.6.4 | | 50 | ms | | | | Reset Handshake Protocol: | Reset Handshake Protocol: | | | | | | | | Time for which a suspended high-<br>speed capable device must see a<br>continuous SE0 before beginning<br>the high-speed detection<br>handshake | TFILTSE0 | Section 7.1.7.5 | 2.5 | | μs | | | | Time a high-speed capable device operating in non-suspended full-speed must wait after start of SE0 before beginning the high-speed detection handshake | Twtrstfs | Section 7.1.7.5 | 2.5 | 3000 | μs | | | | Time a high-speed capable device operating in high-speed must wait after start of SE0 before reverting to full-speed | TWTREV | Section 7.1.7.5 | 3.0 | 3.125 | ms | | | | Time a device must wait after reverting to full-speed before sampling the bus state for SE0 and beginning the high-speed detection handshake | Twrssths | Section 7.1.7.5 | 100 | 875 | μѕ | | | 189 Table 7-14. Device Event Timings (Continued) | Parameter | Symbol | Conditions | Min | Max | Units | |-----------------------------------------------------------------------------------------------------------------------------------|---------|-----------------|-----|-----|-------| | Minimum duration of a Chirp K from a high-speed capable device within the reset protocol | Тисн | Section 7.1.7.5 | 1.0 | | ms | | Time after start of SE0 by which a high-speed capable device is required to have completed its Chirp K within the reset protocol | TUCHEND | Section 7.1.7.5 | | 7.0 | ms | | Time between detection of downstream chirp and entering high-speed state | Тwтнs | Section 7.1.7.5 | | 500 | μs | | Time after end of upstream chirp<br>at which device reverts to full-<br>speed default state if no<br>downstream chirp is detected | TWTFS | Section 7.1.7.5 | 1.0 | 2.5 | ms | ## 7.3.3 Timing Waveforms Figure 7-49. Differential Data Jitter for Low-/full-speed Figure 7-50. Differential-to-EOP Transition Skew and EOP Width for Low-/full-speed Figure 7-51. Receiver Jitter Tolerance for Low-/full-speed TPERIOD is the data rate of the receiver that can have the range as defined in Section 7.1.11. 191 C. Upstream Hub Delay with or without Cable #### **Hub Differential Jitter:** $T_{HDJ1} = T_{HDDx}(J) - T_{HDDx}(K)$ or $T_{HDDx}(K) - T_{HDDx}(J)$ Consecutive Transitions $T_{HDJ2} = T_{HDDx}(J) - T_{HDDx}(J)$ or $T_{HDDx}(K) - T_{HDDx}(K)$ Paired Transitions Bit after SOP Width Distortion (same as data jitter for SOP and next J transition): $T_{FSOP} = T_{HDDx}(next J) - T_{HDDx}(SOP)$ Low-speed timings are determined in the same way for: $T_{\text{LHDD}},\,T_{\text{LDHJ1}},\,T_{\text{LDJH2}},\,T_{\text{LUHJ1}},\,T_{\text{LUJH2}},\,\text{and}\,\,T_{\text{LSOP}}$ Figure 7-52. Hub Differential Delay, Differential Jitter, and SOP Distortion for Low-/full-speed Measurement locations referenced in Figure 7-52 and Figure 7-53 are specified in Figure 7-38. A. Downstream EOP Delay with Cable B. Downstream EOP Delay without Cable C. Upstream EOP Delay with or Without Cable ## **EOP Delay:** $$\begin{split} T_{\text{FEOPD}} &= T_{\text{EOPy}} - T_{\text{HDDx}} \\ (T_{\text{EOPy}} & \text{means that this equation applies to } T_{\text{EOP-}} \text{ and } T_{\text{EOP+}}) \end{split}$$ **EOP Skew:** $T_{\text{FHESK}} = T_{\text{EOP+}} - T_{\text{EOP}}$ Low-speed timings are determined in the same way for: $T_{\text{LEOPD}}$ and $T_{\text{LHESK}}$ Figure 7-53. Hub EOP Delay and EOP Skew for Low-/full-speed 193 # Chapter 8 Protocol Layer This chapter presents a bottom-up view of the USB protocol, starting with field and packet definitions. This is followed by a description of packet transaction formats for different transaction types. Link layer flow control and transaction level fault recovery are then covered. The chapter finishes with a discussion of retry synchronization, babble, loss of bus activity recovery, and high-speed PING protocol. ## 8.1 Byte/Bit Ordering Bits are sent out onto the bus least-significant bit (LSb) first, followed by the next LSb, through to the most-significant bit (MSb) last. In the following diagrams, packets are displayed such that both individual bits and fields are represented (in a left to right reading order) as they would move across the bus. Multiple byte fields in standard descriptors, requests, and responses are interpreted as and moved over the bus in little-endian order, i.e., LSB to MSB. #### 8.2 SYNC Field All packets begin with a synchronization (SYNC) field, which is a coded sequence that generates a maximum edge transition density. It is used by the input circuitry to align incoming data with the local clock. A SYNC from an initial transmitter is defined to be eight bits in length for full/low-speed and 32 bits for high-speed. Received SYNC fields may be shorter as described in Chapter 7. SYNC serves only as a synchronization mechanism and is not shown in the following packet diagrams (refer to Section 7.1.10). The last two bits in the SYNC field are a marker that is used to identify the end of the SYNC field and, by inference, the start of the PID. #### 8.3 Packet Field Formats Field formats for the token, data, and handshake packets are described in the following section. Packet bit definitions are displayed in unencoded data format. The effects of NRZI coding and bit stuffing have been removed for the sake of clarity. All packets have distinct Start- and End-of-Packet delimiters. The Start-of-Packet (SOP) delimiter is part of the SYNC field, and the End-of-Packet (EOP) delimiter is described in Chapter 7. ## 8.3.1 Packet Identifier Field A packet identifier (PID) immediately follows the SYNC field of every USB packet. A PID consists of a four-bit packet type field followed by a four-bit check field as shown in Figure 8-1. The PID indicates the type of packet and, by inference, the format of the packet and the type of error detection applied to the packet. The four-bit check field of the PID ensures reliable decoding of the PID so that the remainder of the packet is interpreted correctly. The PID check field is generated by performing a one's complement of the packet type field. A PID error exists if the four PID check bits are not complements of their respective packet identifier bits. Figure 8-1. PID Format The host and all functions must perform a complete decoding of all received PID fields. Any PID received with a failed check field or which decodes to a non-defined value is assumed to be corrupted and it, as well 195 as the remainder of the packet, is ignored by the packet receiver. If a function receives an otherwise valid PID for a transaction type or direction that it does not support, the function must not respond. For example, an IN-only endpoint must ignore an OUT token. PID types, codings, and descriptions are listed in Table 8-1. Table 8-1. PID Types | PID Type | PID Name | PID<3:0>* | Description | | |-----------|------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|--| | Token | OUT | 0001B | Address + endpoint number in host-to-function transaction | | | | IN | 1001B | Address + endpoint number in function-to-host transaction | | | | SOF | 0101B | Start-of-Frame marker and frame number | | | | SETUP | 1101B | Address + endpoint number in host-to-function transaction for SETUP to a control pipe | | | Data | DATA0 | 0011B | Data packet PID even | | | | DATA1 | 1011B | Data packet PID odd | | | | DATA2 | 0111B | Data packet PID high-speed, high bandwidth isochronous transaction in a microframe (see Section 5.9.2 for more information) | | | | MDATA | 1111B | Data packet PID high-speed for split and high bandwidth isochronous transactions (see Sections 5.9.2, 11.20, and 11.21 for more information) | | | Handshake | ACK | 0010B | Receiver accepts error-free data packet | | | | NAK | 1010B | Receiving device cannot accept data or transmitting device cannot send data | | | | STALL | 1110B | Endpoint is halted or a control pipe request is not supported | | | | NYET | 0110B | No response yet from receiver (see Sections 8.5.1 and 11.17-11.21) | | | Special | PRE | 1100B | (Token) Host-issued preamble. Enables downstream bus traffic to low-speed devices. | | | | ERR | 1100B | (Handshake) Split Transaction Error Handshake (reuses PRE value) | | | | SPLIT | 1000B | (Token) High-speed Split Transaction Token (see<br>Section 8.4.2) | | | | PING<br>Reserved | 0100B<br>0000B | (Token) High-speed flow control probe for a bulk/control endpoint (see Section 8.5.1) | | | | 1.5501700 | 00000 | Reserved PID | | <sup>\*</sup>Note: PID bits are shown in MSb order. When sent on the USB, the rightmost bit (bit 0) will be sent first. PIDs are divided into four coding groups: token, data, handshake, and special, with the first two transmitted PID bits (PID<0:1>) indicating which group. This accounts for the distribution of PID codes. #### 8.3.2 Address Fields Function endpoints are addressed using two fields: the function address field and the endpoint field. A function needs to fully decode both address and endpoint fields. Address or endpoint aliasing is not permitted, and a mismatch on either field must cause the token to be ignored. Accesses to non-initialized endpoints will also cause the token to be ignored. #### 8.3.2.1 Address Field The function address (ADDR) field specifies the function, via its address, that is either the source or destination of a data packet, depending on the value of the token PID. As shown in Figure 8-2, a total of 128 addresses are specified as ADDR<6:0>. The ADDR field is specified for IN, SETUP, and OUT tokens and the PING and SPLIT special token. By definition, each ADDR value defines a single function. Upon reset and power-up, a function's address defaults to a value of zero and must be programmed by the host during the enumeration process. Function address zero is reserved as the default address and may not be assigned to any other use. Figure 8-2. ADDR Field ## 8.3.2.2 Endpoint Field An additional four-bit endpoint (ENDP) field, shown in Figure 8-3, permits more flexible addressing of functions in which more than one endpoint is required. Except for endpoint address zero, endpoint numbers are function-specific. The endpoint field is defined for IN, SETUP, and OUT tokens and the PING special token. All functions must support a control pipe at endpoint number zero (the Default Control Pipe). Low-speed devices support a maximum of three pipes per function: a control pipe at endpoint number zero plus two additional pipes (either two control pipes, a control pipe and a interrupt endpoint, or two interrupt endpoints). Full-speed and high-speed functions may support up to a maximum of 16 IN and OUT endpoints. Figure 8-3. Endpoint Field #### 8.3.3 Frame Number Field The frame number field is an 11-bit field that is incremented by the host on a per-frame basis. The frame number field rolls over upon reaching its maximum value of 7FFH and is sent only in SOF tokens at the start of each (micro)frame. #### 8.3.4 Data Field The data field may range from zero to 1,024 bytes and must be an integral number of bytes. Figure 8-4 shows the format for multiple bytes. Data bits within each byte are shifted out LSb first. 197