# 11.20.2 Interrupt Split Transaction State Machines Figure 11-72. Interrupt OUT Start-split Transaction Host State Machine Figure 11-73. Interrupt OUT Complete-split Transaction Host State Machine Figure 11-74. Interrupt OUT Start-split Transaction TT State Machine Figure 11-75. Interrupt OUT Complete-split Transaction TT State Machine TT\_Do\_IntOCS Figure 11-76. Interrupt IN Start-split Transaction Host State Machine Figure 11-77. Interrupt IN Complete-split Transaction Host State Machine Figure 11-78. HC\_Data\_or\_Error State Machine TT\_Do\_IntISS Figure 11-79. Interrupt IN Start-split Transaction TT State Machine Figure 11-80. Interrupt IN Complete-split Transaction TT State Machine #### 11.20.3 Interrupt OUT Sequencing Interrupt OUT split transactions are scheduled by the host controller as normal high-speed transactions with the start- and complete-splits scheduled as described previously. When there are several full-/low-speed transactions allocated for a given microframe, they are saved by the high-speed handler in the TT in the start-split pipeline stage. The start-splits are saved in the order they are received until the end of the microframe. At the end of the microframe, these transactions are available to be issued by the full-/low-speed handler on the full-/low-speed bus in the order they were received. In a following microframe (as described previously), the full-/low-speed handler issues the transactions that had been saved in the start-split pipeline stage on the downstream facing full-/low-speed bus. Some transactions could be leftover from a previous microframe since the high-speed schedule was built assuming best case bit stuffing and the full-/low-speed transactions could be taking longer on the full-/low-speed bus. As the full-/low-speed handler issues transactions on the downstream facing full-/low-speed bus, it saves the results in the periodic complete-split pipeline stage and then advances to the next transaction in the start-split pipeline. In a following microframe (as described previously), the host controller issues a high-speed complete-split transaction and the TT responds appropriately. Figure 11-81. Example of CRC16 Handling for Interrupt OUT The start-split transaction for an interrupt OUT transaction includes a normal CRC16 field for the high-speed data packet of the data phase of the start-split transaction. However, the data payload of the data packet contains only the data payload of the corresponding full-/low-speed data packet; i.e., there is only a single CRC16 in the data packet of the start-split transaction. The TT high-speed handler must check the CRC on the start-split and ignore the start-split if there is a failure in the CRC check of the data packet. If the start-split has a CRC check failure, the full-speed transaction must not be started on the downstream bus. Figure 11-81 shows an example of the CRC16 handling for an interrupt OUT transaction and its start-split. #### 11.20.4 Interrupt IN Sequencing When the high-speed handler receives an interrupt start-split transaction, it saves the packet in the start-split pipeline stage. In this fashion, it accumulates some number of start-split transactions for a following microframe. At the beginning of the next microframe (as described previously), these transactions are available to be issued by the full-/low-speed handler on the downstream full-/low-speed bus in the order they were saved in the start-split pipeline stage. The full-/low-speed handler issues each transaction on the downstream facing bus. The full-/low-speed handler responds to the full-/low-speed transaction with an appropriate handshake as described in Chapter 8. The full-/low-speed handler saves the results of the transaction (data, NAK, STALL, trans\_err) in the complete-split pipeline stage. During following microframes, the host controller issues high-speed complete-split transactions to retrieve the data/handshake from the high-speed handler. When the high-speed handler receives s complete-split transaction, the TT returns whatever data it has received during a microframe. If the full-/low-speed transaction was started and completed in a single microframe, the TT returns all the data for the transaction in the complete-split response occurring in the following microframe. If the full-/low-speed CRC check passes, the appropriate DATA0/I PID for the data packet is used. If the full-/low-speed CRC check fails, an ERR handshake is used and there is no data packet as part of the complete-split transaction. If the full-/low-speed transaction spanned a microframe, the TT requires two complete-splits (in two subsequent microframes) to return all the data for the full-/low-speed transaction. The data packet PID for the first complete-split must be an MDATA to tell the host controller that another complete-split is required for this endpoint. This MDATA response is made without performing a CRC check (since the CRC16 field has not yet been received on the full-/low-speed bus). The complete-split in the next microframe must use a DATA0/1 PID if the CRC check passes. If the CRC check fails, an ERR handshake response is made instead and there is no data packet as part of the complete-split transaction. Since full-speed interrupt transactions are limited to 64 data bytes or less (and low-speed interrupt transactions are limited to 8 data bytes or less), no full-/low-speed interrupt transaction can span more than a single microframe boundary; i.e., no more than two microframes are ever required to complete the transaction. The complete-split transaction for an interrupt IN transaction must not include the CRC16 field received from the full-/low-speed data packet (i.e., only a high-speed CRC16 field is used in split transactions). The TT must use a high-speed CRC16 on each complete-split data packet. If the full-speed handler detects a failed CRC check, it must use an ERR handshake response in the complete-split transaction to reflect that error to the high-speed host controller. The host controller must check the CRC16 on each returned complete-split data packet. A CRC failure (or ERR handshake) on any (partial) complete-split is reflected as a CRC failure on the total full-/low-speed transaction. This means that for a case where a full-/low-speed interrupt spans a microframe boundary, the host controller can accept the first complete-split without errors, then the second complete-split can indicate that the data from the first complete-split must be rejected as if it were never received by the host controller. Figure 11-82 shows an example of an interrupt IN and its CRC16 handling with corresponding complete-split responses. Figure 11-82. Example of CRC16 Handling for Interrupt IN #### 11.21 Isochronous Transaction Translation Overview Isochronous split transactions are handled by the host by scheduling start- and complete-split transactions as described previously. Isochronous IN split transactions have more than two schedule entries: - One entry for the start-split transaction in the microframe before the earliest the full-speed transaction can occur - Other entries for the complete-splits in microframes after the data can occur on the full-speed bus (similar to interrupt IN scheduling) Furthermore, isochronous transactions are split into microframe sized pieces; e.g., a 300 byte full-speed transaction is budgeted multiple high-speed split transactions to move data to/from the TT. This allows any alignment of the data for each microframe. Full-speed isochronous OUT transactions issued by a TT do not have corresponding complete-split transactions. They must only have start-split transaction(s). The host controller must preserve the same order for the complete-split transactions (as for the start-split transactions) for IN handling. Isochronous INs have start- and complete- split transactions. The "first" high-speed split transaction for a full-speed endpoint is always a start-split transaction and the second (and others as required) is always a complete-split no matter what the high-speed handler of the TT responds. The full-/low-speed handler recombines OUT data in its local buffers to recreate the single full-speed data transaction and handle the microframe error cases. The full-/low-speed handler splits IN response data on microframe boundaries. Microframe buffers always advance no matter what the interactions with the host controller or the full-speed handler. #### 11.21.1 Isochronous Split Transaction Sequences The flow sequence and state machine figures show the transitions required for high-speed split transactions for a full-speed isochronous transfer type for a single endpoint. These figures must not be interpreted as showing any particular specific timing. In particular, high-speed or full-speed transactions for other endpoints may occur before or after these split transactions. Specific details are described as appropriate. In contrast to bulk/control processing, the full-speed handler must not do local retry processing on the full-speed bus in response to transaction errors (including timeout) of an isochronous transaction. Figure 11-83. Isochronous OUT Start-split Transaction Sequence Figure 11-84. Isochronous IN Start-split Transaction Sequence In Figure 11-85, the high-speed handler returns an ERR handshake for a "transaction error" of the full-speed transaction. The high-speed handler returns an NYET handshake when it cannot find a matching entry in the complete-split pipeline stage. This handles the case where the host controller issued the first high-speed complete-split transaction, but the full-/low-speed handler has not started the transaction yet or has not yet received data back from the full-speed device. This can be due to a delay from starting previous full-speed transactions. The transition labeled "TAdvance" indicates that the host advances to the next transaction for this full-speed endpoint. The transition labeled "DAdvance" indicates that the host advances to the next data area of the current transaction for the current full-speed endpoint. Figure 11-85. Isochronous IN Complete-split Transaction Sequence # 11.21.2 Isochronous Split Transaction State Machines Figure 11-86. Isochronous OUT Start-split Transaction Host State Machine Figure 11-87. Isochronous OUT Start-split Transaction TT State Machine There is a condition in Figure 11-87 on transition sel/se2 labeled "Bad\_IsochOut". This condition is true when none of the conditions on transitions stl through st4 are true. The action labeled "Down\_error" records an error to be indicated on the downstream facing full-speed bus for the transaction corresponding to this start-split. Figure 11-88. Isochronous IN Start-split Transaction Host State Machine Figure 11-89. Isochronous IN Complete-split Transaction Host State Machine In Figure 11-89, the transition "ce8" occurs when the high-speed handler responds with an MDATA to indicate there is more data for the full-speed transaction, but the host controller knows that this is the last scheduled complete-split for this endpoint for this frame. If a DATA0 response from the high-speed handler is not received before the last scheduled complete-split, the host controller records an error and proceeds to the next transaction for this endpoint (in the next frame). TT\_Do\_IsochISS Figure 11-90. Isochronous IN Start-split Transaction TT State Machine Figure 11-91. Isochronous IN Complete-split Transaction TT State Machine #### 11.21.3 Isochronous OUT Sequencing The host controller and TT must ensure that errors that can occur in split transactions of an isochronous full-speed transaction translate into a detectable error. For isochronous OUT split transactions, once the high-speed handler has received an "SSPLIT-begin" start-split transaction token packet, the high-speed handler must track start-split transactions that are received for this endpoint. The high-speed handler must track that a start-split transaction is received each and every microframe until an "SSPLIT-end" split transaction token packet is received for this endpoint. If a microframe passes without the high-speed handler receiving a start-split for this full-speed endpoint, it must ensure that the full-speed handler forces a bitstuff error on the full-speed transaction. Any subsequent "SPLIT-middle" or "SPLIT-end" start-splits for the same endpoint must be ignored until the next non "SPLIT-middle" and non "SPLIT-end" is received (for any endpoint supported by this TT). The start-split transaction for an isochronous OUT transaction must not include the CRC16 field for the full-speed data packet. For a full-speed transaction, the host would compute the CRC16 of the data packet for the full data packet (e.g., a 1023 byte data packet uses a single CRC16 field that is computed once by the host controller). For a split transaction, any isochronous OUT full-speed transaction is subdivided into multiple start-splits, each with a data payload of 188 bytes or less. For each of these start-splits, the host computes a high-speed CRC16 field for each start-split data packet. The TT high-speed handler must check each high-speed CRC16 value on each start-split. The TT full-speed handler must locally generate the CRC16 value for the complete full-speed data packet. Figure 11-92 shows an example of a full-speed isochronous OUT packet and the high-speed start-splits with their CRC16 fields. If there is a CRC check failure on the high-speed start-split, the high-speed handler must indicate to the full-speed handler that there was an error in the start-split for the full-speed transaction. If the transaction has been indicated as having a CRC failure (or if there is a missed start-split), the full-speed handler uses the defined mechanism for forcing a downstream corrupted packet. If the first start-split has a CRC check failure, the full-speed transaction must not be started on the downstream bus. Additional high-speed start-split transactions for the same endpoint must be ignored after a CRC check fails, until the high-speed handler receives either an "SSPLIT-end" start-split transaction token packet for that endpoint or a start-split for a different endpoint. Figure 11-92. Example of CRC16 Isochronous OUT Data Packet Handling #### 11.21.4 Isochronous IN Sequencing The complete-split transaction for an isochronous IN transaction must not include the CRC16 field for the full-speed data packet (e.g., only a high-speed CRC16 field is used in split transactions). The TT must not pass the full-speed value received from the device and instead only use high-speed CRC16 values for complete-split transactions. If the full-speed handler detects a failed CRC check at the end of the data packet (e.g., after potentially several complete-split transactions on high-speed), the handler must use an ERR handshake response to reflect that error to the high-speed host controller. The host controller must check the CRC16 on each returned high-speed complete-split. A CRC failure (or ERR handshake) on any (partial) complete-split is reflected by the host controller as a CRC failure on the total full-speed transaction. Figure 11-93 shows an example of the relationships of the full-speed data packet and the high-speed complete-splits and their CRC16 fields. Figure 11-93. Example of CRC16 Isochronous IN Data Packet Handling #### 11.22 TT Error Handling The TT has the same requirements for handling errors as a host controller or hub. In particular: - If the TT is receiving a packet at EOF2 of the downstream facing bus, it must disable the downstream facing port that is currently transmitting. - If the TT is transmitting a packet near EOF1 of the downstream facing bus, it must force an abnormal termination sequence as defined in Section 11.3.3 and stop transmitting. - If the TT is going to transmit a non-periodic full-/low-speed transaction, it must determine that there is sufficient time remaining before EOF1 to complete the transaction. This determination is based on normal sequencing of the packets in the transaction. Since the TT has no information about data payload size for INs, it must use the maximum allowed size allowed for the transfer type in its determination. Periodic transactions do not need to be included in this test since the microframe pipeline is maintained separately. #### 11.22.1 Loss of TT Synchronization With HS SOFs The hub has a timer it uses for (micro)frame maintenance. It has a 1 ms frame timer when operating at full-/low-speed for enforcing EOF with downstream connected devices. It has a 125 µs microframe timer when operating at high-speed for enforcing EOF with high-speed devices. It also uses the 125 µs microframe timer to create a 1 ms frame timer for enforcing EOF with downstream full-/low-speed devices when operating at high-speed. The hub (micro)frame timer must always stay synchronized with host generated SOFs to keep the bus operating correctly In normal hub repeater (full- or high-speed) operation (e.g., not involving a TT), the (micro)frame timer loses synchronization whenever it has missed SOFs for three consecutive microframes. While timer synchronization is lost, the hub does not establish upstream connectivity. Downstream connectivity is established normally, even when timer synchronization is lost. When the timer is synchronized, the hub allows upstream connectivity to be established when required. The hub is responsible for ensuring that there is no signaling being repeated/transmitted upstream from a device after the EOF2 point in any (micro)frame. The hub must not establish upstream connectivity if it has lost (micro)frame timer synchronization since it no longer knows accurately where the EOF2 point is. #### 11.22.2 TT Frame and Microframe Timer Synchronization Requirements When the hub is operating at high-speed and has full-/low-speed devices connected on its downstream facing ports (e.g., a TT is active), the hub has additional responsibilities beyond enforcement of the (high-speed) EOF2 point on its upstream facing port in every microframe. The TT must also generate full-speed SOFs downstream and ensure that the TT operates correctly (in bridging high-speed and full-/low-speed operation). A high-speed operating hub synchronizes its microframe timer to $125~\mu s$ SOFs. However, in order to generate full-speed downstream SOFs, it must also have a 1 ms frame timer. It generates this 1 ms frame timer by recognizing zeroth microframe SOFs, e.g., a high-speed SOF when the frame number value changes compared to SOF of the immediately previous microframe. In order to create the 1 ms frame timer, the hub must successfully receive a zeroth microframe SOF after its microframe timer is synchronized. In order to recognize a zeroth microframe SOF, the hub must successfully receive SOFs for two consecutive microframes where the frame number increments by 1 (mod 2^11). When the hub has done this, it knows that the second SOF is a zeroth microframe SOF and thereby establishes a 1 ms frame timer starting time. Note that a hub can synchronize both timers with as few as two SOFs if the SOFs are for microframe 7 and microframe 0, i.e., if the second SOF is a zeroth microframe SOF. Once the hub has synchronized its 1 ms frame timer, it can keep that timer synchronized as long as it keeps its 125 µs microframe timer synchronized (since it knows that every 8 microframes from the zeroth microframe SOF is a 1 ms frame). In particular, the hub can keep its frame timer synchronized even if it misses zeroth microframe SOFs (as long as the microframe timer stays synchronized). So in summary, the hub can synchronize its $125~\mu s$ microframe timer after receiving SOFs of two consecutive microframes. It synchronizes its 1 ms frame timer when it receives a zeroth microframe SOF (and the microframe timer is synchronized). The $125~\mu s$ microframe timer loses synchronization after three SOFs for consecutive microframes have been missed. This also causes the 1 ms frame timer to lose synchronization at the same time. The TT must only generate full-speed SOFs downstream when its 1 ms frame timer is synchronized. Correct internal operation of the TT is dependent on both timers. The TT must accurately know when microframes occur to enforce its microframe pipeline abort/free rules. It knows this based on a synchronized microframe timer (for generally incrementing the microframe number) and a synchronized frame timer (to know when the zeroth microframe occurs). Since loss of microframe timer synchronization immediately causes loss of frame timer synchronization, the TT stops normal operation once the microframe timer loses synchronization. In an error free environment, microframe timer synchronization can be restored after receiving the two SOFs for the next two consecutive microframes (e.g., synchronization is restored at least 250 µs after synchronization loss). As long as SOFs are not missed, frame timer synchronization will be restored in less than 1 ms after microframe synchronization. Note that frame timer synchronization can be restored in a high-speed operating case in much less time (0.250-1.250 ms) than the 2-3 ms required in full-speed operation. Once the frame timer is synchronized, SOFs can be issued on downstream facing full-speed ports for the beginning of the next frame. Once the hub detects loss of microframe timer synchronization, its TT(s): - Must respond to periodic complete-splits with any responses buffered in the periodic pipeline (only good for at most 1 microframe of complete-splits). - 2. Must abort any buffered periodic start-split transactions in the periodic pipeline. - Must ignore any high-speed periodic start-splits. - Must stop issuing full-speed SOFs on downstream facing full-speed ports (and low-speed keep-alives on low-speed ports). - Must not start issuing subsequent periodic full-/low-speed transactions on downstream facing full-/low-speed ports. - 6. Must respond to high-speed start-split bulk/control transactions. - 7. Buffered bulk/control results must respond to high-speed complete-split transactions. - Pending bulk/control transactions must not be issued to full-/low-speed downstream facing ports. The TT buffers used to hold bulk/control transactions must be preserved until the microframe timer is resynchronized. (Or until a Clear TT Buffer request is received for the transaction). Note that in any case a TT must not issue transactions of any speed on downstream facing ports when its upstream facing port is suspended. A TT only restores normal operation on downstream facing full-/low-speed ports after both microframe and frame timers are synchronized. Figure Figure 11-94 summarizes the relationship between high-speed SOFs and the TT frame and microframe timer synchronization requirements on start-splits. For suspend sequencing of a hub, a hub will first lose microframe/frame timer synchronization at the same time. This will cause its TT(s) to stop issuing SOFs (which should be the only transactions keeping the downstream facing full-/low-speed ports out of suspend). Then the hub (along with any downstream devices) will enter suspend. Upon a resume, the hub will first restore its microframe timer synchronization (after high-speed transactions continue). Then in less than 1 ms (assuming no errors), the frame timer will be synchronized and the TT can start normal operation (including SOFs/keep-alives on downstream facing full-/low-speed ports). Figure 11-94. Example Frame/Microframe Synchronization Events #### 11.23 Descriptors Hub descriptors are derived from the general USB device framework. Hub descriptors define a hub device and the ports on that hub. The host accesses hub descriptors through the hub's default pipe. The USB specification (refer to Chapter 9) defines the following descriptors: - Device - Configuration - Interface - Endpoint - String (optional) The hub class defines additional descriptors (refer to Section 11.23.2). In addition, vendor-specific descriptors are allowed in the USB device framework. Hubs support standard USB device commands as defined in Chapter 9. #### 11.23.1 Standard Descriptors for Hub Class The hub class pre-defines certain fields in standard USB descriptors. Other fields are either implementation-dependent or not applicable to this class. A hub returns different descriptors based on whether it is operating at high-speed or full-/low-speed. A hub can report three different sets of the descriptors: one descriptor set for full-/low-speed operation and two sets for high-speed operation. A hub operating at full-/low-speed has a device descriptor with a bDeviceProtocol field set to zero(0) and an interface descriptor with a bInterfaceProtocol field set to zero(0). The rest of the descriptors are the same for all speeds. A hub operating at high-speed can have one of two TT organizations: single TT or multiple TT. All hubs must support the single TT organization. A multiple TT hub has an additional interface descriptor (with a corresponding endpoint descriptor). The first set of descriptors shown below must be provided by all hubs. A hub that has a single TT must set the bDeviceProtocol field of the device descriptor to one(1) and the interface descriptor bInterfaceProtocol field set to 0. A multiple TT hub must set the bDeviceProtocol field of the device descriptor to two (2). The first interface descriptor has the bInterfaceProtocol field set to one(1). Such a hub also has a second interface descriptor where the bInterfaceProtocol is set to two(2). When the hub is configured with an interface protocol of one(1), it will operate as a single TT organized hub. When the hub is configured with an interface protocol of two(2), it will operate as a multiple TT organized hub. The TT organization must not be changed while the hub has full-/low-speed transactions in progress. Note: For the descriptors and fields shown below, the bits in a field are organized in a little-endian fashion; that is, bit location 0 is the least significant bit and bit location 7 is the most significant bit of a byte value. #### Full-/Low-speed Operating Hub Device Descriptor (full-speed information): | bLength | 12H | |--------------------|---------------------| | bDescriptorType | 1 | | bcdUSB | 0200H | | bDeviceClass | HUB_CLASSCODE (09H) | | bDeviceSubClass | 0 | | bDeviceProtocol | 0 | | bMaxPacketSize0 | 64 | | bNumConfigurations | 1 | #### Device\_Qualifier Descriptor (high-speed information): | bLength | 0AH | |--------------------|------------------------------------------| | bDescriptorType | 6 | | bcdUSB | 200H | | bDeviceClass | HUB_CLASSCODE (09H) | | bDeviceSubClass | 0 | | bDeviceProtocol | 1 (for single TT) or 2 (for multiple TT) | | bMaxPacketSize0 | 64 | | bNumConfigurations | 1 | ## Configuration Descriptor (full-speed information): | bLength | 09H | |---------------------|---------------------------------------------------------------------------------------| | bDescriptorType | 2 | | wTotalLength | N | | bNumInterfaces | 1 | | bConfigurationValue | X | | iConfiguration | Y | | bmAttributes | Z | | bMaxPower | The maximum amount of bus power the hub will consume in full-/low-speed configuration | ## Interface Descriptor: | bLength | 09H | |--------------------|---------------------| | bDescriptorType | 4 | | bInterfaceNumber | 0 | | bAlternateSetting | 0 | | bNumEndpoints | 1 | | bInterfaceClass | HUB_CLASSCODE (09H) | | bInterfaceSubClass | 0 | | bInterfaceProtocol | 0 | | iInterface | i | ## Endpoint Descriptor (for Status Change Endpoint): | 07H | |-------------------------------------------------------| | 5 | | Implementation-dependent;<br>Bit 7: Direction = In(1) | | Transfer Type = Interrupt (00000011B) | | Implementation-dependent | | FFH (Maximum allowable interval) | | | # Other\_Speed\_Configuration Descriptor (High-speed information): | bLength | 09H | |---------------------|----------------------------------------------------------------------------------| | bDescriptorType | 7 | | wTotalLength | N | | bNumInterfaces | 1 (for single TT) or 2 (for<br>multiple TT) | | bConfigurationValue | X | | iConfiguration | Y | | bmAttributes | Z | | bMaxPower | The maximum amount of bus power the hub will consume in high-speed configuration | ## Interface Descriptor: | bLength | 09H | |--------------------|------------------------------------------| | bDescriptorType | 4 | | bInterfaceNumber | 0 | | bAlternateSetting | 0 | | bNumEndpoints | 1 | | bInterfaceClass | HUB_CLASSCODE (09H) | | bInterfaceSubClass | 0 | | bInterfaceProtocol | 0 (for single TT)<br>1 (for multiple TT) | | iInterface | i | ## Endpoint Descriptor (for Status Change Endpoint): | bLength | 07H | |------------------|-------------------------------------------------------| | bDescriptorType | 5 | | bEndpointAddress | Implementation-dependent;<br>Bit 7: Direction = In(1) | | bmAttributes | Transfer Type = Interrupt (00000011B) | | wMaxPacketSize | Implementation-dependent | | bInterval | FFH (Maximum allowable interval) | | | | # Interface Descriptor (present if multiple TT hub): | 4 | |---------------------| | 0 | | 0 | | 1 | | HUB_CLASSCODE (09H) | | 0 | | 2 | | i | | | ## Endpoint Descriptor (present if multiple TT hub): | 07H | |-------------------------------------------------------| | 5 | | Implementation-dependent;<br>Bit 7: Direction = In(1) | | Transfer Type = Interrupt (00000011B) | | Implementation-dependent | | FFH (Maximum allowable interval) | | | ## High-speed Operating Hub with Single TT Device Descriptor (High-speed information): | bLength | 12H | |--------------------|---------------------| | bDescriptorType | 1 | | bcdUSB | 200H | | bDeviceClass | HUB_CLASSCODE (09H) | | bDeviceSubClass | 0 | | bDeviceProtocol | 1 | | bMaxPacketSize0 | 64 | | bNumConfigurations | 1 | ## Device\_Qualifier Descriptor (full-speed information): | bLength | 0AH | |--------------------|---------------------| | bDescriptorType | 6 | | bcdUSB | 200H | | bDeviceClass | HUB_CLASSCODE (09H) | | bDeviceSubClass | 0 | | bDeviceProtocol | 0 | | bMaxPacketSize0 | 64 | | bNumConfigurations | 1 | # Configuration Descriptor (high-speed information): | bLength | 09H | |---------------------|----------------------------------------------------------------------------| | bDescriptorType | 2 | | wTotalLength | N | | bNumInterfaces | 1 | | bConfigurationValue | X | | iConfiguration | Y | | bmAttributes | Z | | bMaxPower | The maximum amount of bus power the hub will consume in this configuration | ## Interface Descriptor: | bLength | 09H | |--------------------|---------------------| | bDescriptorType | 4 | | bInterfaceNumber | 0 | | bAlternateSetting | 0 | | bNumEndpoints | 1 | | bInterfaceClass | HUB_CLASSCODE (09H) | | bInterfaceSubClass | 0 | | bInterfaceProtocol | 0 (single TT) | | iInterface | i | | | | ## Endpoint Descriptor (for Status Change Endpoint): | bLength | 07H | |------------------|-------------------------------------------------------| | bDescriptorType | 5 | | bEndpointAddress | Implementation-dependent;<br>Bit 7: Direction = In(1) | | bmAttributes | Transfer Type = Interrupt (00000011B) | | wMaxPacketSize | Implementation-dependent | | bInterval | FFH (Maximum allowable interval) | ## Other\_Speed\_Configuration Descriptor (full-speed information): | bLength | 09H | |---------------------|----------------------------------------------------------------------------------| | bDescriptorType | 7 | | wTotalLength | N | | bNumInterfaces | 1 | | bConfigurationValue | X | | iConfiguration | Y | | bmAttributes | Z | | bMaxPower | The maximum amount of bus power the hub will consume in high-speed configuration | ## Interface Descriptor: | bLength | 09H | |--------------------|---------------------| | bDescriptorType | 4 | | bInterfaceNumber | 0 | | bAlternateSetting | 0 | | bNumEndpoints | 1 | | bInterfaceClass | HUB_CLASSCODE (09H) | | bInterfaceSubClass | 0 | | bInterfaceProtocol | 0 | | iInterface | i | | | 1 | ## Endpoint Descriptor (for Status Change Endpoint): | bLength | 07H | |------------------|-------------------------------------------------------| | bDescriptorType | 5 | | bEndpointAddress | Implementation-dependent;<br>Bit 7: Direction = In(1) | | bmAttributes | Transfer Type = Interrupt (00000011B) | | wMaxPacketSize | Implementation-dependent | | bInterval | FFH (Maximum allowable interval) | ## High-speed Operating Hub with Multiple TTs Device Descriptor (High-speed information): | bLength | 12H | |--------------------|---------------------| | bDescriptorType | 1 | | bcdUSB | 200H | | bDeviceClass | HUB_CLASSCODE (09H) | | bDeviceSubClass | 0 | | bDeviceProtocol | 2 (multiple TTs) | | bMaxPacketSize0 | 64 | | bNumConfigurations | 1 | | | | # Device\_Qualifier Descriptor (full-speed information): | bLength | 0AH | |--------------------|---------------------| | bDescriptorType | 6 | | bcdUSB | 200H | | bDeviceClass | HUB_CLASSCODE (09H) | | bDeviceSubClass | 0 | | bDeviceProtocol | 0 | | bMaxPacketSize0 | 64 | | bNumConfigurations | 1 | # Configuration Descriptor (high-speed information): | bLength | 09H | |---------------------|----------------------------------------------------------------------------| | bDescriptorType | 2 | | wTotalLength | N | | bNumInterfaces | 1 | | bConfigurationValue | X | | iConfiguration | Y | | bmAttributes | Z | | bMaxPower | The maximum amount of bus power the hub will consume in this configuration | ## Interface Descriptor: | bLength | 09H | |--------------------|---------------------| | bDescriptorType | 4 | | bInterfaceNumber | 0 | | bAlternateSetting | 0 | | bNumEndpoints | 1 | | bInterfaceClass | HUB_CLASSCODE (09H) | | bInterfaceSubClass | 0 | | bInterfaceProtocol | 1 (single TT) | | iInterface | i | ## Endpoint Descriptor (for Status Change Endpoint): | bLength | 07H | |------------------|----------------------------------------------------| | bDescriptorType | 5 | | bEndpointAddress | Implementation-dependent; Bit 7: Direction = In(1) | | bmAttributes | Transfer Type = Interrupt (00000011B) | | wMaxPacketSize | Implementation-dependent | | bInterval | FFH (Maximum allowable interval) | ## Interface Descriptor: | bLength | 09H | |--------------------|---------------------| | bDescriptorType | 4 | | bInterfaceNumber | 0 | | bAlternateSetting | 1 | | bNumEndpoints | 1 | | bInterfaceClass | HUB_CLASSCODE (09H) | | bInterfaceSubClass | 0 | | bInterfaceProtocol | 2 (multiple TTs) | | iInterface | i | ## Endpoint Descriptor: | bLength | 07H | | |------------------|------------------------------------------------------|--| | bDescriptorType | 5 | | | bEndpointAddress | Implementation-dependent<br>Bit 7: Direction = In(1) | | | bmAttributes | Transfer Type = Interrupt (00000011B) | | | wMaxPacketSize | Implementation-dependent | | | bInterval | FFH (Maximum allowable interval) | | # Other\_Speed\_Configuration Descriptor (full-speed information): | bLength | 09H | |---------------------|----------------------------------------------------------------------------------| | bDescriptorType | 7 | | wTotalLength | N | | bNumInterfaces | 1 | | bConfigurationValue | X | | iConfiguration | Y | | bmAttributes | Z | | bMaxPower | The maximum amount of bus power the hub will consume in high-speed configuration | ## Interface Descriptor: | bLength | 09H | | | |--------------------|---------------------|--|--| | bDescriptorType | 4 | | | | bInterfaceNumber | 0 | | | | bAlternateSetting | 0 | | | | bNumEndpoints | 1 | | | | bInterfaceClass | HUB_CLASSCODE (09H) | | | | bInterfaceSubClass | 0 | | | | bInterfaceProtocol | 0 | | | | iInterface | i | | | Endpoint Descriptor (for Status Change Endpoint): | bLength | 07H | | |------------------|--------------------------------------------------|--| | bDescriptorType | 5 | | | bEndpointAddress | Implementation-dependen Bit 7: Direction = In(1) | | | bmAttributes | Transfer Type = Interrupt (00000011B) | | | wMaxPacketSize | Implementation-dependent | | | bInterval | FFH (Maximum allowable interval) | | | | | | The hub class driver retrieves a device configuration from the USB System Software using the GetDescriptor() device request. The only endpoint descriptor that is returned by the GetDescriptor() request is the Status Change endpoint descriptor. # 11.23.2 Class-specific Descriptors # 11.23.2.1 Hub Descriptor Table 11-13 outlines the various fields contained by the hub descriptor. Table 11-13. Hub Descriptor | Offset | Field | Size | Description | | |--------|---------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | bDescLength | 1 | Number of bytes in this descriptor, including this by | | | 1 | bDescriptorType | 1 | Descriptor Type, value: 29H for hub descriptor | | | 2 | bNbrPorts | 1 | Number of downstream facing ports that this hub supports | | | 3 | wHubCharacteristics | 2 | D1D0: Logical Power Switching Mode 00: Ganged power switching (all ports' power at once) 01: Individual port power switching 1X: Reserved. Used only on 1.0 compliant hubs that implement no power switching D2: Identifies a Compound Device 0: Hub is not part of a compound device. 1: Hub is part of a compound device. D4D3: Over-current Protection Mode 00: Global Over-current Protection. The hub reports over-current as a summation of all ports' current draw, without a breakdown of individual port over-current Protection. The hub reports over-current Protection. The hub reports over-current Protection. The hub reports over-current on a per-port basis. Each port has an over-current status. 1X: No Over-current Protection. This option is allowed only for bus-powered hubs that do no implement over-current protection. | | | Offset | Field | Size | Description | | |----------|------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | D6D5: TT Think TIme 00: TT requires at most 8 FS bit times of inter transaction gap on a full-/low-speed downstream bus. 01: TT requires at most 16 FS bit times. 10: TT requires at most 24 FS bit times. 11: TT requires at most 32 FS bit times. D7: Port Indicators Supported 0: Port Indicators are not supported on its downstream facing ports and the PORT_INDICATOR request has no effect. 1: Port Indicators are supported on its downstream facing ports and the PORT_INDICATOR request controls the indicators. See Section 11.5.3. | | | 5 | bPwrOn2PwrGood | 1 | Time (in 2 ms intervals) from the time the power-on sequence begins on a port until power is good on tha port. The USB System Software uses this value to determine how long to wait before accessing a powered-on port. | | | 6 | bHubContrCurrent | 1 | Maximum current requirements of the Hub Controller electronics in mA. | | | 7 | DeviceRemovable | Variable,<br>depending<br>on<br>number of<br>ports on<br>hub | Indicates if a port has a removable device attached. This field is reported on byte-granularity. Within a byte, if no port exists for a given location, the field representing the port characteristics returns 0. Bit value definition: 0B - Device is removable. 1B - Device is non-removable This is a bitmap corresponding to the individual ports on the hub: Bit 0: Reserved for future use. Bit 1: Port 1 Bit 2: Port 2 Bit n: Port n (implementation-dependent, up to a maximum of 255 ports). | | | Variable | PortPwrCtrlMask | Variable,<br>depending<br>on<br>number of<br>ports on<br>hub | This field exists for reasons of compatibility with software written for 1.0 compliant devices. All bits in this field should be set to 1B. This field has one bit for each port on the hub with additional pad bits, if necessary, to make the number of bits in the field an integer multiple of 8. | | #### 11.24 Requests ## 11.24.1 Standard Requests Hubs have tighter constraints on request processing timing than specified in Section 9.2.6 for standard devices because they are crucial to the "time to availability" of all devices attached to USB. The worst case request timing requirements are listed below (apply to both Standard and Hub Class requests): 1. Completion time for requests with no data stage: 50 ms 2. Completion times for standard requests with data stage(s) Time from setup packet to first data stage: 50 ms Time between each subsequent data stage: 50 ms Time between last data stage and status stage: 50 ms As hubs play such a crucial role in bus enumeration, it is recommended that hubs average response times be less than 5 ms for all requests. Table 11-14 outlines the various standard device requests. Table 11-14. Hub Responses to Standard Device Requests | bRequest | Hub Response | | | |-------------------|----------------------------------------------------------------|--|--| | CLEAR_FEATURE | Standard | | | | GET_CONFIGURATION | Standard | | | | GET_DESCRIPTOR | Standard | | | | GET_INTERFACE | Undefined. Hubs are allowed to support only one interface. | | | | GET_STATUS | Standard | | | | SET_ADDRESS | Standard | | | | SET_CONFIGURATION | Standard | | | | SET_DESCRIPTOR | Optional | | | | SET_FEATURE | Standard | | | | SET_INTERFACE | Undefined. Hubs are allowed to support only one interface. | | | | SYNCH_FRAME | Undefined. Hubs are not allowed to have isochronous endpoints. | | | Optional requests that are not implemented shall return a STALL in the Data stage or Status stage of the request. # 11.24.2 Class-specific Requests The hub class defines requests to which hubs respond, as outlined in Table 11-15. Table 11-16 defines the hub class request codes. All requests in the table below except SetHubDescriptor() are mandatory. Table 11-15. Hub Class Requests | Request | bmRequestType | bRequest | wValue | windex | wLength | Data | |------------------|---------------|-----------------|-----------------------------------------------|---------------------------|----------------------|----------------------------------------| | ClearHubFeature | 00100000B | CLEAR_FEATURE | Feature<br>Selector | Zero | Zero | None | | ClearPortFeature | 00100011B | CLEAR_ FEATURE | Feature<br>Selector | Selector,<br>Port | Zero | None | | ClearTTBuffer | 00100011B | CLEAR_TT_BUFFER | Dev_Addr,<br>EP_Num | TT_port | Zero | None | | GetHubDescriptor | 10100000B | GET_DESCRIPTOR | Descriptor<br>Type and<br>Descriptor<br>Index | Zero or<br>Language<br>ID | Descriptor<br>Length | Descriptor | | GetHubStatus | 10100000B | GET_ STATUS | Zero | Zero | Four | Hub<br>Status and<br>Change<br>Status | | GetPortStatus | 10100011B | GET_STATUS | Zero | Port | Four | Port<br>Status and<br>Change<br>Status | | ResetTT | 00100011B | RESET_TT | Zero | Port | Zero | None | | SetHubDescriptor | 00100000B | SET_DESCRIPTOR | Descriptor<br>Type and<br>Descriptor<br>Index | Zero or<br>Language<br>ID | Descriptor<br>Length | Descriptor | | SetHubFeature | 00100000B | SET_ FEATURE | Feature<br>Selector | Zero | Zero | None | | SetPortFeature | 00100011B | SET_FEATURE | Feature<br>Selector | Selector,<br>Port | Zero | None | | GetTTState | 10100011B | GET_TT_STATE | TT_Flags | Port | TT State<br>Length | TT State | | StopTT | 00100011B | STOP_TT | Zero | Port | Zero | None | Table 11-16. Hub Class Request Codes | bRequest | Value | |----------------------------------------------------------|-------| | GET_STATUS | 0 | | CLEAR_ FEATURE | 1 | | RESERVED (used in previous specifications for GET_STATE) | 2 | | SET_ FEATURE | 3 | | Reserved for future use | 4-5 | | GET_DESCRIPTOR | 6 | | SET_DESCRIPTOR | 7 | | CLEAR_TT_BUFFER | 8 | | RESET_TT | 9 | | GET_TT_STATE | 10 | | STOP_TT | 11 | Table 11-17 gives the valid feature selectors for the hub class. See Section 11.24.2.6 and Section 11.24.2.7 for a description of the features. Table 11-17. Hub Class Feature Selectors | | Recipient | Value | |--------------------|-----------|-------| | C_HUB_LOCAL_POWER | Hub | 0 | | C_HUB_OVER_CURRENT | Hub | 1 | | PORT_CONNECTION | Port | 0 | | PORT_ENABLE | Port | 1 | | PORT_SUSPEND | Port | 2 | | PORT_OVER_CURRENT | Port | 3 | | PORT_RESET | Port | 4 | Table 11-17. Hub Class Feature Selectors (continued) | | Recipient | Value | |---------------------|-----------|-------| | PORT_POWER | Port | 8 | | PORT_LOW_SPEED | Port | 9 | | C_PORT_CONNECTION | Port | 16 | | C_PORT_ENABLE | Port | 17 | | C_PORT_SUSPEND | Port | 18 | | C_PORT_OVER_CURRENT | Port | 19 | | C_PORT_RESET | Port | 20 | | PORT_TEST | Port | 21 | | PORT_INDICATOR | Port | 22 | ### 11.24.2.1 Clear Hub Feature This request resets a value reported in the hub status. | bmRequestType | bRequest | wValue | windex | wLength | Data | |---------------|---------------|---------------------|--------|---------|------| | 00100000B | CLEAR_FEATURE | Feature<br>Selector | Zero | Zero | None | Clearing a feature disables that feature; refer to Table 11-17 for the feature selector definitions that apply to the hub as a recipient. If the feature selector is associated with a status change, clearing that status change acknowledges the change. This request format is used to clear either the C\_HUB\_LOCAL\_POWER or C\_HUB\_OVER\_CURRENT features. It is a Request Error if wValue is not a feature selector listed in Table 11-17 or if wIndex or wLength are not as specified above. If the hub is not configured, the hub's response to this request is undefined. ### 11.24.2.2 Clear Port Feature This request resets a value reported in the port status. | bmRequestType | bRequest | wValue | wind | ex | wLength | Data | |---------------|----------------|---------------------|----------|------|---------|------| | 00100011B | CLEAR_ FEATURE | Feature<br>Selector | Selector | Port | Zero | None | The port number must be a valid port number for that hub, greater than zero. The port field is located in bits 7..0 of the wIndex field. Clearing a feature disables that feature or starts a process associated with the feature; refer to Table 11-17 for the feature selector definitions. If the feature selector is associated with a status change, clearing that status change acknowledges the change. This request format is used to clear the following features: - PORT\_ENABLE - PORT\_SUSPEND - PORT POWER - PORT INDICATOR - C\_PORT\_CONNECTION - C PORT RESET - C\_PORT\_ENABLE - C PORT SUSPEND - C\_PORT\_OVER\_CURRENT Clearing the PORT\_SUSPEND feature causes a host-initiated resume on the specified port. If the port is not in the Suspended state, the hub should treat this request as a functional no-operation. Clearing the PORT\_ENABLE feature causes the port to be placed in the Disabled state. If the port is in the Powered-off state, the hub should treat this request as a functional no-operation. Clearing the PORT\_POWER feature causes the port to be placed in the Powered-off state and may, subject to the constraints due to the hub's method of power switching, result in power being removed from the port. Refer to Section 11.11 on rules for how this request is used with ports that are gang-powered. The selector field identifies the port indicator selector when clearing a port indicator. The selector field is in bits 15..8 of the wIndex field. It is a Request Error if wValue is not a feature selector listed in Table 11-17, if wIndex specifies a port that does not exist, or if wLength is not as specified above. It is not an error for this request to try to clear a feature that is already cleared (hub should treat as a functional no-operation). If the hub is not configured, the hub's response to this request is undefined. #### 11.24.2.3 Clear TT Buffer This request clears the state of a Transaction Translator(TT) bulk/control buffer after it has been left in a busy state due to high-speed errors. This request is only defined for non-periodic endpoints; e.g., if it is issued for a periodic endpoint, the response is undefined. After successful completion of this request, the buffer can again be used by the TT with high-speed split transactions for full-/low-speed transactions to attached full-/low-speed devices. | bmRequestType | bRequest | wValue | windex | wLength | Data | |---------------|-----------------|------------------------------------|---------|---------|------| | 00100011B | CLEAR_TT_BUFFER | Device_Address,<br>Endpoint_Number | TT_port | Zero | None | If the hub supports a TT per port, then wIndex must specify the port number of the TT that encountered the high-speed errors (e.g., with the busy TT buffer). If the hub provides only a single TT, then wIndex must be set to one. The device\_address, endpoint\_number, and endpoint\_type of the full-/low-speed endpoint (as specified in the corresponding split transaction) that may have a busy TT buffer must be specified in the wValue field. The specific bit fields used are shown in Table 11-18. It is a Request Error if wIndex specifies a port that does not exist, or if wLength is not as specified above. It is not an error for this request to try to clear a buffer for a transaction that is not buffered by the TT ( should treat as a functional no-operation). If the hub is not configured, the hub's response to this request is undefined. Table 11-18. wValue Field for Clear\_TT\_Buffer | Bits | Field | | |------|----------------------------|--| | 30 | Endpoint Number | | | 104 | Device Address | | | 1211 | Endpoint Type | | | 1413 | Reserved, must be zero | | | 15 | Direction, 1 = IN, 0 = OUT | | #### 11.24.2.4 Get Bus State Previous versions of USB defined a GetBusState request. This request is no longer defined. # 11.24.2.5 Get Hub Descriptor This request returns the hub descriptor. | bmRequestType | bRequest | wValue | windex | wLength | Data | |---------------|----------------|--------------------------------------|--------|----------------------|------------| | 10100000B | GET_DESCRIPTOR | Descriptor Type and Descriptor Index | Zero | Descriptor<br>Length | Descriptor | The GetDescriptor() request for the hub class descriptor follows the same usage model as that of the standard GetDescriptor() request (refer to Chapter 9). The standard hub descriptor is denoted by using the value bDescriptorType defined in Section 11.23.2.1. All hubs are required to implement one hub descriptor, with descriptor index zero. If wLength is larger than the actual length of the descriptor, then only the actual length is returned. If wLength is less than the actual length of the descriptor, then only the first wLength bytes of the descriptor are returned; this is not considered an error even if wLength is zero. It is a Request Error if wValue or wIndex are other than as specified above. If the hub is not configured, the hub's response to this request is undefined. # 11.24.2.6 Get Hub Status This request returns the current hub status and the states that have changed since the previous acknowledgment. | bmRequestType | bRequest | wValue | windex | wLength | Data | |---------------|------------|--------|--------|---------|------------------------------------| | 10100000B | GET_STATUS | Zero | Zero | Four | Hub Status<br>and Change<br>Status | The first word of data contains *wHubStatus* (refer to Table 11-19). The second word of data contains *wHubChange* (refer to Table 11-20). It is a Request Error if wValue, wIndex, or wLength are other than as specified above. If the hub is not configured, the hub's response to this request is undefined. Table 11-19. Hub Status Field, wHubStatus | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Local Power Source: This is the source of the local power supply. | | | This field indicates whether hub power (for other than the SIE) is being provided by an external source or from the USB. This field allows the USB System Software to determine the amount of power available from a hub to downstream devices. 0 = Local power supply good 1 = Local power supply lost (inactive) | | 1 | Over-current: If the hub supports over-current reporting on a hub basis, this field indicates that the sum of all the ports' current has exceeded the specified maximum and all ports have been placed in the Powered-off state. If the hub reports over-current on a per-port basis or has no over-current detection capabilities, this field is always zero. For more details on over-current protection, see Section 7.2.1.2.1. 0 = No over-current condition currently exists. 1 = A hub over-current condition exists. | | 2-15 | Reserved These bits return 0 when read. | There are no defined feature selector values for these status bits and they can neither be set nor cleared by the USB System Software. Table 11-20. Hub Change Field, wHubChange | Bit | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Local Power Status Change: (C_HUB_LOCAL_POWER) This field indicates that a change has occurred in the hub's Local Power Source field in wHubStatus. | | | This field is initialized to zero when the hub receives a bus reset. | | | 0 = No change has occurred to Local Power Status. | | | 1 = Local Power Status has changed. | | 1 | Over-Current Change: (C_HUB_OVER_CURRENT) This field indicates if a change has occurred in the Over-Current field in wHubStatus. | | | This field is initialized to zero when the hub receives a bus reset. | | | 0 = No change has occurred to the Over-Current Status. | | | 1 = Over-Current Status has changed. | | 2-15 | Reserved | | | These bits return 0 when read. | Hubs may allow setting of these change bits with SetHubFeature() requests in order to support diagnostics. If the hub does not support setting of these bits, it should either treat the SetHubFeature() request as a Request Error or as a functional no-operation. When set, these bits may be cleared by a ClearHubFeature() request. A request to set a feature that is already set or to clear a feature that is already clear has no effect and the hub will not fail the request. #### 11.24.2.7 Get Port Status This request returns the current port status and the current value of the port status change bits. | bmRequestType | bRequest | wValue | windex | wLength | Data | |---------------|------------|--------|--------|---------|-------------------------------------| | 10100011B | GET_STATUS | Zero | Port | Four | Port Status<br>and Change<br>Status | The port number must be a valid port number for that hub, greater than zero. The first word of data contains wPortStatus (refer to Table 11-21). The second word of data contains wPortChange (refer to Table 11-20). The bit locations in the wPortStatus and wPortChange fields correspond in a one-to-one fashion where applicable. It is a Request Error if wValue or wLength are other than as specified above or if wIndex specifies a port that does not exist. If the hub is not configured, the behavior of the hub in response to this request is undefined. # 11.24.2.7.1 Port Status Bits Table 11-21. Port Status Field, wPortStatus | Bit | Description | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Current Connect Status: (PORT_CONNECTION) This field reflects whether or not a device is currently connected to this port. | | | 0 = No device is present. 1 = A device is present on this port. | | 1 | Port Enabled/Disabled: (PORT_ENABLE) Ports can be enabled by the USB System Software only. Ports can be disabled by either a fault condition (disconnect event or other fault condition) or by the USB System Software. | | | 0 = Port is disabled.<br>1 = Port is enabled. | | 2 | Suspend: (PORT_SUSPEND) This field indicates whether or not the device on this port is suspended. Setting this field causes the device to suspend by not propagating bus traffic downstream. This field may be reset by a request or by resume signaling from the device attached to the port. | | | 0 = Not suspended. 1 = Suspended or resuming. | | 3 | Over-current: (PORT_OVER_CURRENT) | | | If the hub reports over-current conditions on a per-port basis, this field will indicate that the current drain on the port exceeds the specified maximum. For more details, see Section 7.2.1.2.1. | | | 0 = All no over-current condition exists on this port. 1 = An over-current condition exists on this port. | | 4 | Reset: (PORT_RESET) This field is set when the host wishes to reset the attached device. It remains set until the reset signaling is turned off by the hub. | | | 0 = Reset signaling not asserted. 1 = Reset signaling asserted. | | 5-7 | Reserved | | | These bits return 0 when read. | | 8 | Port Power: (PORT_POWER) This field reflects a port's logical, power control state. Because hubs can implement different methods of port power switching, this field may or may not represent whether power is applied to the port. The device descriptor reports the type of power switching implemented by the hub. | | | 0 = This port is in the Powered-off state. 1 = This port is not in the Powered-off state. | | 9 | Low- Speed Device Attached: (PORT_LOW_SPEED) This is relevant only if a device is attached. | | | 0 = Full-speed or High-speed device attached to this port (determined by bit 10). 1 = Low-speed device attached to this port. | | 10 | High-speed Device Attached: (PORT_HIGH_SPEED) This is relevant only if a device is attached. | | | 0 = Full-speed device attached to this port. 1 = High-speed device attached to this port. | | 11 | Port Test Mode: (PORT_TEST) This field reflects the status of the port's test mode. Software uses the SetPortFeature() and ClearPortFeature() requests to manipulate the port test mode. | | | 0 = This port is not in the Port Test Mode. 1 = This port is in Port Test Mode. | | 12 | Port Indicator Control: (PORT_INDICATOR) This field is set to reflect software control of the port indicator. For more details see Sections 11.5.3, 11.24.2.7.1.10, and 11.24.2.13. | | · Initia | 0 = Port indicator displays default colors. 1 = Port indicator displays software controlled color. | | 13-15 | Reserved | | | These bits return 0 when read. | ## 11.24.2.7.1.1 PORT CONNECTION When the Port Power bit is one, this bit indicates whether or not a device is attached. This field reads as one when a device is attached; it reads as zero when no device is attached. This bit is reset to zero when the port is in the Powered-off state or the Disconnected states. It is set to one when the port is in the Powered state, a device attach is detected (see Section 7.1.7.3), and the port transitions from the Disconnected state to the Disabled state. SetPortFeature(PORT\_CONNECTION) and ClearPortFeature(PORT\_CONNECTION) requests shall not be used by the USB System Software and must be treated as no-operation requests by hubs. ## 11.24.2.7.1.2 PORT\_ENABLE This bit is set when the port is allowed to send or receive packet data or resume signaling. This bit may be set only as a result of a SetPortFeature(PORT\_RESET) request. When the hub exits the Resetting state or, if present, the Speed\_eval state, this bit is set and bus traffic may be transmitted to the port. This bit may be cleared as the result of any of the following: - · The port being in the Powered-off state - Receipt of a ClearPortFeature(PORT\_ENABLE) request - Port Error detection - Disconnect detection - When the port enters the Resetting state as a result of receiving the SetPortFeature(PORT\_RESET) request The hub response to a SetPortFeature(PORT\_ENABLE) request is not specified. The preferred behavior is that the hub respond with a Request Error. This may not be used by the USB System Software. The ClearPortFeature(PORT\_ENABLE) request is supported as specified in Section 11.5.1.4. ### 11.24.2.7.1.3 PORT\_SUSPEND This bit is set to one when the port is selectively suspended by the USB System Software. While this bit is set, the hub does not propagate downstream-directed traffic to this port, but the hub will respond to resume signaling from the port. This bit can be set only if the port's PORT\_ENABLE bit is set and the hub receives a SetPortFeature(PORT\_SUSPEND) request. This bit is cleared to zero on the transition from the SendEOP state to the Enabled state, or on the transition from the Restart\_S state to the Transmit state, or on any event that causes the PORT\_ENABLE bit to be cleared while the PORT\_SUSPEND bit is set. The SetPortFeature(PORT\_SUSPEND) request may be issued by the USB System Software at any time but will have an effect only as specified in Section 11.5. ## 11.24.2.7.1.4 PORT\_OVER-CURRENT This bit is set to one while an over-current condition exists on the port. This bit is cleared when an over-current condition does not exist on the port. If the voltage on this port is affected by an over-current condition on another port, this bit is set and remains set until the over-current condition on the affecting port is removed. When the over-current condition on the affecting port is removed, this bit is reset to zero if an over-current condition does not exist on this port. Over-current protection is required on self-powered hubs (it is optional on bus-powered hubs) as outlined in Section 7.2.1.2.1. The SetPortFeature(PORT\_OVER\_CURRENT) and ClearPortFeature(PORT\_OVER\_CURRENT) requests shall not be used by the USB System Software and may be treated as no-operation requests by hubs. ## 11.24.2.7.1.5 PORT RESET This bit is set while the port is in the Resetting state. A SetPortFeature(PORT\_RESET) request will initiate the Resetting state if the conditions in Section 11.5.1.5 are met. This bit is set to zero while the port is in the Powered-off state. The ClearPortFeature(PORT\_RESET) request shall not be used by the USB System Software and may be treated as a no-operation request by hubs. #### 11.24.2.7.1.6 PORT POWER This bit reflects the current power state of a port. This bit is implemented on all ports whether or not actual port power switching devices are present. While this bit is zero, the port is in the Powered-off state. Similarly, anything that causes this port to go to the Power-off state will cause this bit to be set to zero. A SetPortFeature(PORT\_POWER) will set this bit to one unless both C\_HUB\_LOCAL\_POWER and Local Power Status (in wHubStatus) are set to one in which case the request is treated as a functional nooperation. This bit may be cleared under the following curcumstances: - Hub receives a ClearPortFeature(PORT\_POWER). - An over-current condition exists on the port. - An over-current condition on another port causes the power on this port to be shut off. The SetPortFeature(PORT\_POWER) and ClearPortFeature(PORT\_POWER) requests may be issued by the USB System Software whenever the port is not in the Not Configured state, but will have an effect only as specified in Section 11.11. #### 11.24.2.7.1.7 PORT LOW SPEED This bit has meaning only when the PORT\_ENABLE bit is set. This bit is set to one if the attached device is low-speed. If this bit is set to zero, the attached device is either full- or high-speed as determined by bit 10 (PORT\_HIGH\_SPEED, see below). The SetPortFeature(PORT\_LOW\_SPEED) and ClearPortFeature(PORT\_LOW\_SPEED) requests shall not be used by the USB System Software and may be treated as no-operation requests by hubs. ### 11.24.2.7.1.8 PORT\_HIGH\_SPEED This bit has meaning only when the PORT\_ENABLE bit is set and the PORT\_LOW\_SPEED bit is set to zero. This bit is set to one if the attached device is high-speed. The bit is set to zero if the attached device is full-speed. The SetPortFeature(PORT\_HIGH\_SPEED) and ClearPortFeature(PORT\_HIGH\_SPEED) requests shall not be used by the USB System Software and may be treated as no-operation requests by hubs. #### 11.24.2.7.1.9 PORT\_TEST When the Port Test Mode bit is set to a one (1B), the port is in test mode. The specific test mode is specified in the SetPortFeature(PORT\_TEST) request by the test selector. The hub provides no standard mechanism to report the specific test mode; therefore, system software must track which test selector was used. Refer to Section 7.1.20 for details on each test mode. See Section 11.24.2.13 for more information about using SetPortFeature to control test mode. This field may only be set as a result of a SetPortFeature(PORT\_TEST) request. A port PORT\_TEST request is only valid to a port that is in the Disabled, Disconnected, or Suspended states. If the port is not in one of these states, the hub must respond with a request error. This field may be cleared as a result of resetting the hub. ## 11.24.2.7.1.10 PORT\_INDICATOR When the Port Indicator port status is set to a (1B), the port indicator selector is non-zero. The specific indicator mode is specified in the SetPortFeature(PORT\_INDICATOR) request by the indicator selector. The GetPortStatus(PORT\_INDICATOR) provides no standard mechanism to report a specific indicator mode; therefore, system software must track which indicator mode was used. Refer to Sections 11.5.3 and 11.24.2.13 for details on each indicator mode. This field may only be set as a result of a SetPortFeature(PORT\_INDICATOR) request. This field may be cleared as a result of a SetPortFeature(PORT\_INDICATOR) request with Indicator Selector = Default or a ClearPortFeature(PORT\_INDICATOR) request. This feature must be set when host software detects an error on a port that requires user intervention. This feature must be utilized by system software if it determines that any of the following conditions are true: - A high power device is plugged into a low power port. - A defective device is plugged into a port (Babble conditions, excessive errors, etc.). - An overcurrent condition occurs which causes software or hardware to set the indicator. The PORT\_OVER\_CURRENT status bit will set the default port indicator color to amber. Setting the PORT\_POWER feature, sets the indicator to off. This feature is also used when host software determines that a port requires user attention. Many error conditions can be resolved if the user moves a device from one port to another that has the proper capabilities. A typical scenario is when a user plugs a high power device in to a bus-powered hub. If there is an available high power port, then the user can be directed to move the device from the low-power port to the high power port. - Host software would cycle the PORT\_INDICATOR feature of the low-power port to blink the indicator and display a message to the user to unplug the device from the port with the blinking indicator. - Using the C\_PORT\_CONNECTION status change feature, host software can determine when the user physically removed the device from the low-power port. - Host software would next issue a ClearPortFeature(PORT\_INDICATOR) to the low-power port (restoring the default color), begin cycling the PORT\_INDICATOR of the high-power port, and display a message telling the user to plug the device into the port with the blinking indicator. - Using the C\_PORT\_CONNECTION status change feature host software can determine when the user physically inserted the device onto the high power port. Host software must cycle the PORT\_INDICATOR feature to blink the current color at approximately 0.5 Hz rate with a 30-50% duty cycle. # 11.24.2.7.2 Port Status Change Bits Port status change bits are used to indicate changes in port status bits that are not the direct result of requests. Port status change bits can be cleared with a ClearPortFeature() request or by a hub reset. Hubs may allow setting of the status change bits with a SetPortFeature() request for diagnostic purposes. If a hub does not support setting of the status change bits, it may either treat the request as a Request Error or as a functional no-operation. Table 11-22 describes the various bits in the wPortChange field. Table 11-22. Port Change Field, wPortChange | Bit | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Connect Status Change: (C_PORT_CONNECTION) Indicates a change has occurred in the port's Current Connect Status. The hub device sets this field as described in Section 11.24.2.7.2.1. | | | 0 = No change has occurred to Current Connect status. 1 = Current Connect status has changed. | | 1 | Port Enable/Disable Change: (C_PORT_ENABLE) This field is set to one when a port is disabled because of a Port_Error condition (see Section 11.8.1). | | 2 | Suspend Change: (C_PORT_SUSPEND) This field indicates a change in the host-visible suspend state of the attached device. It indicates the device has transitioned out of the Suspend state. This field is set only when the entire resume process has completed. That is, the hub has ceased signaling resume on this port. | | | 0 = No change.<br>1 = Resume complete. | | 3 | Over-Current Indicator Change: (C_PORT_OVER_CURRENT) This field applies only to hubs that report over-current conditions on a per-port basis (as reported in the hub descriptor). | | | 0 = No change has occurred to Over-Current Indicator. 1 = Over-Current Indicator has changed. | | | If the hub does not report over-current on a per-port basis, then this field is always zero. | | 4 | Reset Change: (C_PORT_RESET) This field is set when reset processing on this port is complete. | | | 0 = No change.<br>1 = Reset complete. | | 5-15 | Reserved | | | These bits return 0 when read. | ### 11.24.2.7.2.1 C\_PORT\_CONNECTION This bit is set when the PORT\_CONNECTION bit changes because of an attach or detach detect event (see Section 7.1.7.3). This bit will be cleared to zero by a ClearPortFeature(C\_PORT\_CONNECTION) request or while the port is in the Powered-off state. ### 11.24.2.7.2.2 C PORT ENABLE This bit is set when the PORT\_ENABLE bit changes from one to zero as a result of a Port Error condition (see Section 11.8.1). This bit is not set on any other changes to PORT\_ENABLE. This bit may be set if, on a SetPortFeature(PORT\_RESET), the port stays in the Disabled state because an invalid idle state exists on the bus (see Section 11.8.2). This bit will be cleared by a ClearPortFeature(C\_PORT\_ENABLE) request or while the port is in the Powered-off state. ### 11.24.2.7.2.3 C PORT SUSPEND This bit is set on the following transitions: - · On transition from the Resuming state to the SendEOP state - . On transition from the Restart S state to the Transmit state This bit will be cleared by a ClearPortFeature(C\_PORT\_SUSPEND) request, or while the port is in the Powered-off state. # 11.24.2.7.2.4 C\_PORT\_OVER-CURRENT This bit is set when the PORT\_OVER\_CURRENT bit changes from zero to one or from one to zero. This bit is also set if the port is placed in the Powered-off state due to an over-current condition on another port. This bit will be cleared when the port is in the Not Configured state or by a ClearPortFeature(C\_PORT\_OVER\_CURRENT) request. # 11.24.2.7.2.5 C\_PORT\_RESET This bit is set when the port transitions from the Resetting state (or, if present, the Speed\_eval state) to the Enabled state. This bit will be cleared by a ClearPortFeature(C\_PORT\_RESET) request, or while the port is in the Powered-off state. # 11.24.2.8 Get\_TT\_State This request returns the internal state of the transaction translator in a vendor specific format. A TT receiving this request must have first been stopped via the Stop\_TT request. This request is provided for debugging purposes. | bmRequestType | bRequest | wValue | windex | wLength | Data | |---------------|--------------|----------|---------|--------------------|----------| | 10100011B | GET_TT_STATE | TT_Flags | TT_Port | TT State<br>Length | TT State | The TT\_Flags bits 7..0 are reserved for future USB definition and must be set to zero. The TT\_Flags bits 15..8 are for vendor specific usage. The TT state returned in the data stage of the control transfer for this request is shown in Table 11-23. Table 11-23. Format of Returned TT State | Offset | Field | Size (bytes) | Comments | |--------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------| | 0 | TT_Return_Flags | 4 | Bits 150 are reserved for future USB definition and must be set to zero. Bits 3116 are for vendor specific usage. | | 4 | TT_specific_state | Implementation dependent | | If the hub supports multiple TTs, then wIndex must specify the port number of the TT that will return TT\_state. If the hub provides only a single TT, then Port must be set to one. The state of the TT after processing this request is undefined. It is a Request Error, if wIndex specifies a port that does not exist. If wLength is larger than the actual length of this request, then only the actual length is returned. If wLength is less than the actual length of this request, then only the first wLength bytes of this request are returned; this is not considered an error even if wLength is zero. If the hub is not configured, the hub's response to this request is undefined. # 11.24.2.9 Reset\_TT This request returns the transaction translator in a hub to a known state. | bmRequestType | bRequest | wValue | windex | wLength | Data | |---------------|----------|--------|---------|---------|------| | 00100011B | RESET_TT | Zero | TT_Port | Zero | None | Under some circumstances, a Transaction Translator (TT) in a hub may be in an unknown state such that it is no longer functioning correctly. The Reset\_TT request allows the TT to be returned to the state it is in immediately after the hub is configured. Reset\_TT only resets the TT internal data structures (buffers) and pipeline and its related state machines. After the reset is completed, the TT can resume its normal operation. Reset of the TT is de-coupled from the other parts of the hub (including downstream facing ports of the hub, the hub repeater, the hub controller, etc). Other parts of the hub are not reset and can continue their normal operation. The downstream facing ports are not reset, so that when the TT resumes its normal operation, the corresponding attached devices continue to work; i.e., a new enumeration process is not required. The working of downstream FS/LS devices are disrupted only during the reset time of the TT to which they belong. If the hub supports multiple TTs, then wIndex must specify the port number of the TT that is to be reset. If the hub provides only a single TT, then Port must be set to one. For a single TT Hub, the Hub can ignore the Port number. It is a Request Error, if wIndex specifies a port that does not exist, or if wLength is not as specified above. If the hub is not configured, the hub's response to this request is undefined. ### 11.24.2.10 Set Hub Descriptor This request overwrites the hub descriptor. | bmRequestType | bRequest | wValue | windex | wLength | Data | |---------------|----------------|--------------------------------------|--------|----------------------|------------| | 00100000B | SET_DESCRIPTOR | Descriptor Type and Descriptor Index | Zero | Descriptor<br>Length | Descriptor | The SetDescriptor request for the hub class descriptor follows the same usage model as that of the standard SetDescriptor request (refer to Chapter 9). The standard hub descriptor is denoted by using the value bDescriptorType defined in Section 11.23.2.1. All hubs are required to implement one hub descriptor with descriptor index zero. This request is optional. This request writes data to a class-specific descriptor. The host provides the data that is to be transferred to the hub during the data transfer phase of the control transaction. This request writes the entire hub descriptor at once. Hubs must buffer all the bytes received from this request to ensure that the entire descriptor has been successfully transmitted from the host. Upon successful completion of the bus transfer, the hub updates the contents of the specified descriptor. It is a Request Error if wIndex is not zero or if wLength does not match the amount of data sent by the host. Hubs that do not support this request respond with a STALL during the Data stage of the request. If the hub is not configured, the hub's response to this request is undefined. # 11.24.2.11 Stop TT This request stops the normal execution of the transaction translator so that the internal TT state can be retrieved via Get TT State. This request is provided for debugging purposes. | bmRequestType | bRequest | wValue | wIndex | wLength | Data | |---------------|----------|--------|---------|---------|------| | 00100011B | STOP_TT | Zero | TT_Port | Zero | None | The only standardized method to restart a TT after a Stop\_TT request is via the Reset\_TT request. If the hub supports multiple TTs, then wIndex must specify the port number of the TT that is being stopped. If the hub provides only a single TT, then Port must be set to one. For a single TT Hub, the Hub can ignore the Port number. It is a Request Error, if wIndex specifies a port that does not exist, or if wLength is not as specified above. If the hub is not configured, the hub's response to this request is undefined. #### 11.24.2.12 Set Hub Feature This request sets a value reported in the hub status. | bmRequestType | bRequest | wValue | windex | wLength | Data | |---------------|-------------|---------------------|--------|---------|------| | 00100000B | SET_FEATURE | Feature<br>Selector | Zero | Zero | None | Setting a feature enables that feature; refer to Table 11-17 for the feature selector definitions that apply to the hub as recipient. Status changes may not be acknowledged using this request. It is a Request Error if wValue is not a feature selector listed in Table 11-17 or if wIndex or wLength are not as specified above. If the hub is not configured, the hub's response to this request is undefined. ### 11.24.2.13 Set Port Feature This request sets a value reported in the port status. | bmRequestType | bRequest | wValue | wind | ex | wLength | Data | |---------------|-------------|---------------------|----------|------|---------|------| | 00100011B | SET_FEATURE | Feature<br>Selector | Selector | Port | Zero | None | The port number must be a valid port number for that hub, greater than zero. The port number is in the least significant byte (bits 7..0) of the wIndex field. The most significant byte of wIndex is zero, except when the feature selector is PORT TEST. Setting a feature enables that feature or starts a process associated with that feature; see Table 11-17 for the feature selector definitions that apply to a port as a recipient. Status change may not be acknowledged using this request. Features that can be set with this request are: - PORT RESET - PORT SUSPEND - PORT POWER - PORT\_TEST - PORT\_INDICATOR - C\_PORT\_CONNECTION\* - C\_PORT\_RESET\* - C\_PORT\_ENABLE\* - C\_PORT\_SUSPEND\* - C PORT OVER CURRENT\* Setting the PORT\_SUSPEND feature causes bus traffic to cease on that port and, consequently, the device to suspend. Setting the reset feature PORT\_RESET causes the hub to signal reset on that port. When the reset signaling is complete, the hub sets the C\_PORT\_RESET status change and immediately enables the port. Also see Section 11.24.2.7.1 for further details. When the feature selector is PORT\_TEST, the most significant byte (bits 15..8) of the wIndex field is the selector identifying the specific test mode. Table 11-24 lists the test selector definitions. Refer to Section 7.1.20 for definitions of each test mode. Test mode of a downstream facing port can only be used in a well defined sequence of hub states. This sequence is defined as follows: - All enabled downstream facing ports of the hub containing the port to be tested must be (selectively) suspended via the SetPortFeature(PORT\_SUSPEND) request. Each downstream facing port of the hub must be in the disabled, disconnected, or suspended state (see Figure 11-9). - 2) A SetPortFeature(PORT\_TEST) request must be issued to the downstream facing port to be tested. Only a single downstream facing port can be in test\_mode at a time. The transition to test mode must be complete no later than 3 ms after the completion of the status stage of the request. - 3) The downstream facing port under test can now be tested. - 4) During test\_mode, a port disconnect or resume status change on one of the suspended ports (not including the port under test) must cause a status change (C\_PORT\_CONNECTION or C\_PORT\_SUSPEND) report (See Section 11.12.3 and 11.24.2.7.2) from the hub. Note: Other <sup>\*</sup> Denotes features that are not required to be set by this request status changes may or may not be supported in a hub with a downstream facing port in test mode. The reporting of these status changes can allow a test application to restore normal operation of a root hub without requiring a non-USB keyboard or mouse for user input. For example, a USB device attached to the root hub can be disconnected to notify the test application to restore normal root hub operation. - 5) During test\_mode, the state of the hub downstream facing ports must not be changed by the host (i.e., hub class requests other than the Get\_Port\_Status() request must not be issued by the host). Note: The hub must also be reset before a SetPortFeature(PORT\_TEST) can be used to place the port into another test mode. - 6) After the test is completed, the hub (with the port under test) must be reset by the host or user. This must be accomplished by manipulating the port of the parent hub to which the hub under test is attached. This manipulation can consist of one of the following: - a) Issuing a SetPortFeature(PORT\_RESET) to port of the parent hub to which the hub under test is attached. - b) Issuing a ClearPortFeature(PORT\_POWER) and SetPortFeature(PORT\_POWER) to cycle power of a parent hub that supports per port power control. - c) Disconnecting and re-connecting the hub under test from its parent hub port. - d) For a root hub under test, a reset of the Host Controller may be required as there is no parent hub of the root hub. - Behavior of the hub under test and its downstream facing ports is undefined if these requirements are not met. Table 11-24. Test Mode Selector Codes | Value | Test Mode Description | | |---------|--------------------------------------------|--| | 0H | Reserved | | | 1H | Test_J | | | 2H | Test_K | | | ЗН | Test_SE0_NAK | | | 4H | Test_Packet | | | 5H | Test_Force_Enable | | | 06H-3FH | Reserved for Standard Test selections | | | 40H-BFH | Reserved | | | C0H-FFH | Reserved for Vendor-Unique test selections | | When the feature selector is PORT\_INDICATOR, the most significant byte of the wIndex field is the selector identifying the specific indicator mode. Table 11-25 lists the indicator selector definitions. Refer to Sections 11.5.3 and 11.24.2.7.1.10 for indicator details. The hub will respond with a request error if the request contains an invalid indicator selector. Table 11-25. Port Indicator Selector Codes | Value | Port Indicator Color | Port Indicator<br>Mode | |-------|---------------------------------------------------|------------------------| | 0 | Color set automatically, as defined in Table 11-6 | Automatic | | 1 | Amber | | | 2 | Green | Manual | | 3 | Off | | | 4-FFH | Reserved | Reserved | The hub must meet the following requirements: - If the port is in the Powered-off state, the hub must treat a SetPortFeature(PORT\_RESET) request as a functional no-operation. - If the port is not in the Enabled or Transmitting state, the hub must treat a SetPortFeature(PORT\_SUSPEND) request as a functional no-operation. - If the port is not in the Powered-off state, the hub must treat a SetPortFeature(PORT\_POWER) request as a functional no-operation. It is a Request Error if wValue is not a feature selector listed in Table 11-17, if wIndex specifies a port that does not exist, or if wLength is not as specified above. If the hub is not configured, the hub's response to this request is undefined. # Appendix A Transaction Examples This appendix contains transaction examples for different split transaction cases. The cases are for bulk/control OUT and SETUP, bulk/control IN, interrupt OUT, interrupt IN, isochronous OUT, and isochronous IN. # A.1 Bulk/Control OUT and SETUP Transaction Examples ### Legend: (S): Start Split (C): Complete Split ### Summary of cases for bulk/control OUT and SETUP transaction Normal cases | Case | Reference<br>Figure | Similar Figure | |---------------------------------|---------------------|----------------| | No smash | Figure A-1 | | | HS SSPLIT smash | | Figure A-2 | | HS SSPLIT 3 strikes smash | | Figure A-3 | | HS OUT/SETUP(S) smash | | Figure A-2 | | HS OUT/SETUP(S) 3 strikes smash | | Figure A-3 | | HS DATA0/1 smash | Figure A-2 | | | HS DATA0/1 3 strikes smash | Figure A-3 | | | HS ACK(S) smash | Figure A-4 | | | | Figure A-5 | | | HS ACK(S) 3 strikes smash | Figure A-6 | | | HS CSPLIT smash | Figure A-7 | | | HS CSPLIT 3 strikes smash | Figure A-8 | | | HS OUT/SETUP(C) smash | | Figure A-7 | | HS OUT/SETUP(C) 3 strikes smash | | Figure A-8 | | HS ACK(C) smash | Figure A-9 | | |---------------------------------|-------------|-------------| | HS ACK(C) 3 strikes smash | Figure A-10 | | | FS/LS OUT/SETUP smash | | Figure A-11 | | FS/LS OUT/SETUP 3 strikes smash | | Figure A-12 | | FS/LS DATA0/1 smash | Figure A-11 | | | FS/LS DATA0/1 3 strikes smash | Figure A-12 | | | FS/LS ACK smash | Figure A-13 | | | FS/LS ACK 3 strikes smash | Figure A-14 | | # No buffer(on hub) available cases | Case | Reference<br>Figure | Similar Figure | |---------------------------|---------------------|----------------| | No smash(HS NAK(S)) | Figure A-15 | | | HS NAK(S) smash | Figure A-16 | | | HS NAK(S) 3 strikes smash | Figure A-17 | | # CS(Complete-split transaction) earlier cases | Case | Reference<br>Figure | Similar Figure | |-------------------------|---------------------|----------------| | No smash(HS NYET) | Figure A-18 | | | HS NYET smash | Figure A-19 | | | | Figure A-20 | | | HS NYET 3 strikes smash | Figure A-21 | | # Device busy cases | Case | Reference<br>Figure | Similar Figure | |---------------------|---------------------|----------------| | No smash(HS NAK(C)) | Figure A-22 | | | HS NAK(C) smash | | Figure A-9 | | HS NAK(C) 3 strikes smash | Figure A-10 | |---------------------------|-------------| | FS/LS NAK smash | Figure A-13 | | FS/LS NAK 3 strikes smash | Figure A-14 | #### · Device stall cases | Case | Reference<br>Figure | Similar Figure | |-----------------------------|---------------------|----------------| | No smash | Figure A-23 | | | HS STALL(C) smash | | Figure A-9 | | HS STALL(C) 3 strikes smash | | Figure A-10 | | FS/LS STALL smash | | Figure A-13 | | FS/LS STALL 3 strikes smash | | Figure A-14 | Figure A-1. Normal No Smash Figure A-2. Normal HS DATA0/1 Smash Figure A-3. Normal HS DATA0/1 3 Strikes Smash Figure A-4. Normal HS ACK(S) Smash(case 1) Figure A-5. Normal HS ACK(S) Smash(case 2) Figure A-6. Normal HS ACK(S) 3 Strikes Smash Figure A-7. Normal HS CSPLIT Smash Figure A-8. Normal HS CSPLIT 3 Strikes Smash Figure A-9. Normal HS ACK(C) Smash Figure A-10. Normal S ACK(C) 3 Strikes Smash Figure A-11. Normal FS/LS DATA0/1 Smash Figure A-12. Normal FS/LS DATA0/1 3 Strikes Smash Figure A-13. Normal FS/LS ACK Smash Figure A-14. Normal FS/LS ACK 3 Strikes Smash Figure A-15. No buffer Available No Smash (HS NAK(S)) Figure A-16. No Buffer Available HS NAK(S) Smash Figure A-17. No Buffer Available HS NAK(S) 3 Strikes Smash Figure A-18. CS Earlier No Smash (HS NYET) Figure A-19. CS Earlier HS NYET Smash(case 1) Figure A-20. CS Earlier HS NYET Smash(case 2) Figure A-21. CS Earlier HS NYET 3 Strikes Smash Figure A-22. Device Busy No Smash(FS/LS NAK) Figure A-23. Device Stall No Smash(FS/LS STALL) # A.2 Bulk/Control IN Transaction Examples Legend: (S): Start Split (C): Complete Split ## Summary of cases for bulk/control IN transaction Normal cases | Case | Reference<br>figure | Similar figure | |-------------------------------|---------------------|----------------| | No smash | Figure A-24 | | | HS SSPLIT smash | Figure A-25 | | | HS SSPLIT 3 strikes smash | Figure A-26 | | | HS IN(S) smash | | Figure A-25 | | HS IN(S) 3 strikes smash | | Figure A-26 | | HS ACK(S) smash | Figure A-27 | | | | Figure A-28 | | | HS ACK(S) 3 strikes smash | Figure A-29 | | | HS CSPLIT smash | Figure A-30 | | | HS CSPLIT 3 strikes smash | Figure A-31 | | | HS IN(C) smash | | Figure A-30 | | HS IN(C) 3 strikes smash | | Figure A-31 | | HS DATA0/1 smash | Figure A-32 | | | HS DATA0/1 3 strikes smash | Figure A-33 | | | FS/LS IN smash | Figure A-34 | | | FS/LS IN 3 strikes smash | Figure A-35 | | | FS/LS DATA0/1 smash | Figure A-36 | | | FS/LS DATA0/1 3 strikes smash | Figure A-37 | | # Universal Serial Bus Specification Revision 2.0 | FS/LS ACK smash | Figure A-38 | | |---------------------------|-------------|--| | FS/LS ACK 3 strikes smash | No figure | | # No buffer(on hub) avallable cases | Case | Reference<br>figure | Similar figure | |---------------------------|---------------------|----------------| | No smash(HS NAK(S)) | Figure A-39 | | | HS NAK(S) smash | Figure A-40 | | | HS NAK(S) 3 strikes smash | Figure A-41 | | # CS(Complete-split transaction) earlier cases | Case | Reference figure | Similar figure | |-------------------------|------------------|----------------| | No smash(HS NYET) | Figure A-42 | | | HS NYET smash | Figure A-43 | | | | Figure A-44 | | | HS NYET 3 strikes smash | No figure | | ## · Device busy cases | Case | Reference<br>figure | Similar figure | |---------------------------|---------------------|----------------| | No smash(HS NAK(C)) | Figure A-45 | | | HS NAK(C) smash | | Figure A-32 | | HS NAK(C) 3 strikes smash | | Figure A-33 | | FS/LS NAK smash | | Figure A-36 | | FS/LS NAK 3 strikes smash | | Figure A-37 | ## Device stall cases | Case | Reference<br>figure | Similar figure | |-----------------------------|---------------------|----------------| | No smash | Figure A-46 | | | HS STALL(C) smash | | Figure A-32 | | HS STALL(C) 3 strikes smash | | Figure A-33 | | FS/LS STALL smash | 5- March 1997 | Figure A-36 | | FS/LS STALL 3 strikes smash | | Figure A-37 | Figure A-24. Normal No Smash Figure A-25. Normal HS SSPLIT Smash Figure A-26. Normal SSPLIT 3 Strikes Smash Figure A-27. Normal HS ACK(S) Smash(case 1) Figure A-28. Normal HS ACK(S) Smash(case 2) Figure A-29. Normal HS ACK(S) 3 Strikes Smash Figure A-30. Normal HS CSPLIT Smash Figure A-31. Normal HS CSPLIT 3 Strikes Smash Figure A-32. Normal HS DATA0/1 Smash Figure A-33. Normal HS DATA0/1 3 Strikes Smash Figure A-34. Normal FS/LS IN Smash Figure A-35. Normal FS/LS IN 3 Strikes Smash Figure A-36. Normal FS/LS DATA0/1 Smash Figure A-37. Normal FS/LS DATA0/1 3 Strikes Smash Figure A-38. Normal FS/LS ACK Smash Figure A-39. No Buffer Available No Smash(HS NAK(S)) Figure A-40. No Buffer Available HS NAK(S) Smash Figure A-41. No Buffer Available HS NAK(S) 3 Strikes Smash Figure A-42. CS Earlier No Smash(HS NYET) Figure A-43. CS Earlier HS NYET Smash(case 1) Figure A-44. CS Earlier HS NYET Smash(case 2) Figure A-45. Device Busy No Smash(FS/LS NAK) Figure A-46. Device Stall No Smash(FS/LS STALL) # A.3 Interrupt OUT Transaction Examples Legend: (S): Start Split (C): Complete Split ## Summary of cases for Interrupt OUT transaction #### Normal cases | Case | Reference<br>Figure | Similar Figure | |-----------------------------------------|---------------------|----------------| | No smash | Figure A-47 | | | (FS/LS handshake packet is done by M+1) | | | | HS SSPLIT smash | | Figure A-48 | | HS SSPLIT 3 strikes smash | No figure | | | HS OUT(S) smash | | Figure A-48 | | HS OUT(S) 3 strikes smash | No figure | | | HS DATA0/1 smash | Figure A-48 | | | HS DATA0/1 3 strikes smash | No figure | | | HS CSPLIT smash | Figure A-49 | | | HS CSPLIT 3 strikes smash | Figure A-50 | | | HS OUT(C) smash | | Figure A-49 | | HS OUT(C) 3 strikes smash | | Figure A-50 | | HS ACK(C) smash | Figure A-51 | | | HS ACK(C) 3 strikes smash | Figure A-52 | | | FS/LS OUT smash | | Figure A-53 | | FS/LS OUT 3 strikes smash | No figure | | | FS/LS DATA0/1 smash | Figure A-53 | | | FS/LS DATA0/1 3 strikes smash | No figure | 38333333333 | | FS/LS ACK smash | Figure A-54 | | # Universal Serial Bus Specification Revision 2.0 | FS/LS ACK 3 strikes smash | No figure | | |---------------------------|-----------|--| | | | | ## Searcing | Case | Reference<br>Figure | Similar Figure | |----------|---------------------|----------------| | No smash | Figure A-55 | | ## • CS(Complete-split transaction) earlier cases | Case | Reference<br>Figure | Similar Figure | |-------------------------------------------------------------|---------------------|----------------| | No smash (HS NYETand FS/LS handshake packet is done by M+2) | Figure A-56 | | | No smash(HS NYET and FS/LS handshake packet is done by M+3) | Figure A-57 | | | HS NYET smash | Figure A-58 | | | HS NYET 3 strikes smash | Figure A-59 | | ## · Abort and Free cases | Case | Reference<br>Figure | Similar Figure | |------------------------------------------------------------------------------|---------------------|----------------| | No smash and abort (HS NYETand FS/LS transaction is continued at end of M+3) | Figure A-60 | | | No smash and free(HS NYETand FS/LS transaction is not started at end of M+3) | Figure A-61 | | #### FS/LS transaction error cases | Case | Reference<br>Figure | Similar Figure | |------------------------|---------------------|----------------| | HS ERR smash | | Figure A-51 | | HS ERR 3 strikes smash | | Figure A-52 | Device busy cases # Universal Serial Bus Specification Revision 2.0 | Case | Reference<br>Figure | Similar Figure | |---------------------------|---------------------|----------------| | No smash(HS NAK(C)) | Figure A-62 | | | HS NAK(C) smash | | Figure A-51 | | HS NAK(C) 3 strikes smash | | Figure A-52 | | FS/LS NAK smash | | Figure A-53 | | FS/LS NAK 3 strikes smash | No figure | | ## Device stall cases | Case | Reference<br>Figure | Similar Figure | |-----------------------------|---------------------|----------------| | No smash | Figure A-63 | | | HS STALL(C) smash | | Figure A-51 | | HS STALL(C) 3 strikes smash | | Figure A-52 | | FS/LS STALL smash | | Figure A-53 | | FS/LS STALL 3 strikes smash | No figure | | Figure A-47. Normal No Smash(FS/LS Handshake Packet is Done by M+1) Figure A-48. Normal HS DATA0/1 Smash Figure A-49. Normal HS CSPLIT Smash Figure A-50. Normal HS CSPLIT 3 Strikes Smash Figure A-51. Normal HS ACK(C) Smash Figure A-52. Normal HS ACK(C) 3 Strikes Smash Figure A-53. Normal FS/LS DATA0/1 Smash Figure A-54. Normal FS/LS ACK Smash Figure A-55. Searching No Smash Figure A-56. CS Earlier No Smash(HS NYET and FS/LS Handshake Packet is Done by M+2) Figure A-57. CS Earlier No Smash(HS NYET and FS/LS Handshake Packet is Done by M+3) Figure A-58. CS Earlier HS NYET Smash Figure A-59. CS Earlier HS NYET 3 Strikes Smash Figure A-60. Abort and Free Abort(FS/LS Transaction is Continued at End of M+3) Figure A-61. Abort and Free Free(FS/LS Transaction is not Started at End of M+3) Figure A-62. Device Busy No Smash(FS/LS NAK) Figure A-63. Device Stall No Smash(FS/LS STALL) ## A.4 Interrupt IN Transaction Examples Legend: (S): Start Split (C): Complete Split ## Summary of cases for Interrupt OUT transaction #### Normal cases | Case | Reference<br>Figure | Similar Figure | |-------------------------------------------|---------------------|----------------| | No smash<br>(FS/LS data packet is on M+1) | Figure A-64 | | | HS SSPLIT smash | Figure A-65 | | | HS SSPLIT 3 strikes smash | No figure | | | HS IN(S) smash | | Figure A-65 | | HS IN(S) 3 strikes smash | No figure | | | HS CSPLIT smash | Figure A-66 | | | HS CSPLIT 3 strikes smash | Figure A-67 | | | HS IN(C) smash | | Figure A-66 | | HS IN(C) 3 strikes smash | | Figure A-67 | | HS DATA0/1 smash | Figure A-68 | | | HS DATA0/1 3 strikes smash | Figure A-69 | | | FS/LS IN smash | Figure A-70 | | | FS/LS IN 3 strikes smash | No figure | | | FS/LS DATA0/1 smash | Figure A-71 | | | FS/LS DATA0/1 3 strikes smash | No figure | | | FS/LS ACK smash | Figure A-72 | | | FS/LS ACK 3 strikes smash | No figure | | ## Universal Serial Bus Specification Revision 2.0 #### Searcing | Case | Reference<br>Figure | Similar Figure | |----------|---------------------|----------------| | No smash | Figure A-73 | | ### CS(Complete-split transaction) earlier cases | Case | Reference<br>Figure | Similar Figure | |----------------------------------------------------------------------|---------------------|----------------| | No smash (HS MDATA and FS/LS transaction is on M+1 and M+2) | Figure A-74 | | | No smash (HS NYET and FS/LS transaction is on M+2) | Figure A-75 | | | No smash (HS NYET and MDATA and FS/LS transaction is on M+2 and M+3) | Figure A-76 | | | No smash (HS NYET and FS/LS transaction is on M+3) | Figure A-77 | | | HS NYET smash | Figure A-78 | | | HS NYET 3 strikes smash | Figure A-79 | | #### Abort and Free cases | Case | Reference<br>Figure | Similar Figure | |------------------------------------------------------------------------------|---------------------|----------------| | No smash and abort (HS NYETand FS/LS transaction is continued at end of M+3) | Figure A-80 | | | No smash and free(HS NYETand FS/LS transaction is not started at end of M+3) | Figure A-81 | | #### · FS/LS transaction error cases | Case | Reference<br>Figure | Similar Figure | |------------------------|---------------------|----------------| | HS ERR smash | | Figure A-68 | | HS ERR 3 strikes smash | | Figure A-69 | ## Universal Serial Bus Specification Revision 2.0 ### Device busy cases | Case | Reference<br>Figure | Similar Figure | |---------------------------|---------------------|----------------| | No smash(HS NAK(C)) | Figure A-82 | | | HS NAK(C) smash | | Figure A-68 | | HS NAK(C) 3 strikes smash | | Figure A-69 | | FS/LS NAK smash | | Figure A-71 | | FS/LS NAK 3 strikes smash | No figure | | ### Device stall cases | Case | Reference<br>Figure | Similar Figure | |-----------------------------|---------------------|----------------| | No smash | Figure A-83 | | | HS STALL(C) smash | | Figure A-68 | | HS STALL(C) 3 strikes smash | | Figure A-69 | | FS/LS STALL smash | | Figure A-71 | | FS/LS STALL 3 strikes smash | No figure | | Figure A-64. Normal No Smash(FS/LS Data Packet is on M+1) Figure A-65. Normal HS SSPLIT Smash Figure A-66. Normal HS CSPLIT Smash Figure A-67. Normal HS CSPLIT 3 Strikes Smash Figure A-68. Normal HS DATA0/1 Smash Figure A-69. Normal HS DATA0/1 3 Strikes Smash Figure A-70. Normal FS/LS IN Smash Figure A-71. Normal FS/LS DATA0/1 Smash Figure A-72. Normal FS/LS ACK Smash Figure A-73. Searching No Smash Figure A-74. CS Earlier No Smash(HS MDATA and FS/LS Data Packet is on M+1 and M+2) Figure A-75. CS Earlier No Smash(HS NYET and FS/LS Data Packet is on M+2) Figure A-76. CS Earlier No Smash(HS NYET and MDATA and FS/LS Data Packet is on M+2 and M+3) Figure A-77. CS Earlier No Smash(HS NYET and FS/LS Data Packet is on M+3) Figure A-78. CS Earlier HS NYET Smash #### Hub FS/LS Host (SS: start sp. status device (data toggle) CS: comp. sp. status) (data toggle) 0 SS:Free/x 0 uFrame M SSPLIT st1 IN SS:Pending/x uFrame M+1 uFrame M+2 **CSPLIT** IN IN ct2 DATA0 ch4 NYET CS:Ready/lastdata ACK TRANS ERR CSPLIT(retry imm.) ctl ct2 IN ct2 NYET ch4 TRANS\_ERR CSPLIT(retry imm.) ct1 c11 ct2 IN ct2 NYET ch4 TRANS\_ERR ce1->ce7 **ENDPOINT HALT** uFrame M+3 Host does not issue 2nd CSPLIT, because this endpoint is already ENDPOINT HALT. # IN.CSPLIT earlier.HS NYET 3 strikes smash Figure A-79. CS Earlier HS NYET 3 Strikes Smash SS:Free/x CS:Free/x Host does not issue 3rd CSPLIT, because this endpoint is already ENDPOINT HALT. uFrame M+4 uFrame M+5! Figure A-80. Abort and Free Abort(HS NYET and FS/LS Transaction is Continued at End of M+3) Figure A-81. Abort and Free Free(HS NYET and FS/LS Transaction is not Started at End of M+3) Figure A-82. Device Busy No Smash(FS/LS NAK) Figure A-83. Device Stall No Smash(FS/LS STALL) # A.5 Isochronous OUT Split-transaction Examples | Case | Reference<br>Figure | |-----------------------------------------------|---------------------| | Normal: small payload (<=188) | 1 | | Normal: large payload (> 188) | 2 | | HS SSPLIT-all corrupted, HS OUT corrupted | 3 | | HS DATA0 corrupted (small payload) | 4 | | HS SSPLIT-begin corrupted | 5 | | HS OUT after the HS SSPLIT-begin is corrupted | 6 | | HS DATA0 corrupted (large payload) | 7 | | HS SSPLIT-mid or OUT or DATA0 corrupted | 8 | # 1) Normal. Payload <= 188 bytes: #### 2) Normal. Payload > 188 Bytes # 3) HS SSPLIT-all corrupted (missing or CRC error etc.) HS OUT corrupted # 4) HS DATA0 corrupted # 5) HS SSPLIT-begin corrupted (missing or CRC error etc.) # 6) HS OUT after the HS SSPLIT-begin is corrupted #### 7) HS DATA0 corrupted # 8) HS SSPLIT-mid or OUT token or DATA0 packet after it is corrupted # A.6 Isochronous IN Split-transaction Examples | Case | Reference<br>Figure | |-----------------------------------------------------------------------|---------------------| | Normal: full-speed bus transaction does not cross microframe boundary | 1 | | Normal: full-speed bus transaction crosses microframe boundary | 2 | | HS SSPLIT corrupted | 3 | | IN after HS SSPLIT corrupted | 4 | | HS CSPLIT corrupted | 5 | | Consecutive HS CSPLIT corrupted | 6 | | HS IN corrupted | 7 | | Consecutive HS IN corrupted | 8 | | HS data corrupted (case 1) | 9 | | HS data corrupted (case 2) | 10 | | TT has more data than HS expects | 11 | | HS CS too early (full-speed data not available yet) | 12 | | Full-speed timeout or CRC error | 13 | 1) Normal: full-speed bus transaction does not cross microframe boundary # 2) Normal: full-speed bus transaction crosses microframe boundary # 3) HS SSPLIT corrupted # 4) IN after HS SSPLIT corrupted #### 5) HS CSPLIT corrupted #### 6) Consecutive HS CSPLIT corrupted # 7) HS IN corrupted #### 8) Consecutive HS IN corrupted # 9) HS data corrupted (case 1) #### 10) HS data corrupted (case 2) #### 11) TT has more data than HC expects # 12) HS CS too early (full-speed data not available yet) # 13) Full-speed timeout or CRC error # Appendix B Example Declarations for State Machines This appendix contains example declarations used in the construction of the state machines in Chapters 8 and 11. These declarations may help in understanding some aspects of the state machines. There are three sets of declarations: global declarations, host controller specific declarations, and transaction translator declarations. #### B.1 Global Declarations ``` LIBRARY IEEE; USE IEEE.std_logic_1164.all; PACKAGE behav package IS CONSTANT FIFO_DEPTH : INTEGER := 3; -- Size of bulk buffer. -- Determines how many outstanding -- Split transactions are allowed. CONSTANT ERROR INJECT_DEPTH : INTEGER := 16; -- Size of Error Inject FIFO. TYPE ep_types IS (bulk, control, isochronous, interrupt); -- endpoint types TYPE directions IS (in_dir, out_dir); -- data transfer directions TYPE pids IS (NAK, ACK, STALL, -- possible packet PIDs tokenIN, tokenOUT, tokenSETUP, SOF, ping, MDATA, -- represents both DATA0 and DATA1 DATAX, CSPLIT, SSPLIT, NYET, ERR, TRANS ERR); -- pseudo PIDs for error cases -- HC commands TYPE cmds IS (start_split, complete_split, nonsplit, SOF); TYPE data choices IS (alldata, begindata, enddata, middata); -- isochronous data part for an HC command -- what HC should do next for this command TYPE HCresponses IS ( -- do start-split transaction-- do complete-split transaction do_start, do complete, do complete immediate, -- do complete-split immediately before doing a different transaction -- do endpoint halt processing for the endpoint of this command -- do next command for this endpoint do_next_cmd, -- advance data pointer appropriately do same cmd, -- do same command over again do_comp_immed_now, -- do complete-split imediately within same microframe do next complete, -- do next complete-split in next microframe (periodic) do_next_ping, do_ping, do out, do_idle -- Response not active - Used for Simulation TYPE Devresponses IS ( do next data, do nothing ); ``` ``` TYPE waits IS ( ITG, -- wait up to an inter packet (intra transaction) gap -- for the next packet. -- wait forever for next packet none): TYPE CRCs IS (bad, ok); TYPE states IS (old, pending, ready, no match, match busy); -- states of a buffer TYPE results IS ( -- full/low speed transaction result in a buffer r_ack, r_nak, r_trans_err, r_stall, r badcrc, r_lastdata, r_moredata, r_data); TYPE epinfo rec IS RECORD space_avail : boolean; data_avail : boolean; ep_type : ep_types; ep_trouble : boolean; toggle : boolean; END RECORD; TYPE epinfo_array IS ARRAY(1 DOWNTO 0) OF epinfo_rec; TYPE device_rec IS RECORD ep : epinfo_array; HS : BOOLEAN; TYPE match rec IS RECORD -- result of matching a high-speed complete-split state : states; down_result : results : results; END RECORD; TYPE HS_bus_rec IS RECORD -- partial high speed transaction state from a high speed bus END RECORD; mmand_rec IS RECORD -- command state ep_type : ep_types; cmd : cmds; setup : boolean; -- true ping : boolean; HS : boolean; dev_addr : INTEGER RANGE 0 TO 127; endpt : INTEGER RANGE 0 TO 15; CRC16 : CRCs; direction : directions; datapart : data_choices; toggle : boolean; last : boolean; END RECORD: TYPE command rec IS RECORD -- command state that the HC must act upon -- true is control setup END RECORD; ``` ``` TYPE bc_buf_status IS (OLD, NU, NOSPACE); -- Responses from Compare BC buff. -- (partial) state of a bulk/control buffer TYPE BC buff rec IS RECORD match : match_rec; index : INTEGER RANGE 0 TO (FIFO_DEPTH-1); status : bc_buf_status; END_RECORD; TYPE CS buff rec IS RECORD -- (partial) state of a periodic complete-split buffer match : match_rec; store : hs_bus_rec; END RECORD; TYPE SS_buff_rec IS RECORD saw split: boolean; isochO: boolean; -- was the last transaction an isochronous OUT SS lastdata: data_choices; -- if isochO is true, then what was the last data portion END RECORD; TYPE cam rec IS RECORD -- Information stored in the bulk/control Buffer. store : hs_bus_rec; match : match_rec; END RECORD; TYPE phases IS (SPLIT, TOKEN, DATA); -- Error Inject phases. TYPE err_inject_rec IS RECORD -- Error Injection FIFO record. phase : phases; timeout : boolean; crc : CRCs; pid : boolean; END RECORD; TYPE err_inject_type IS ARRAY((ERROR_INJECT_DEPTH - 1) DOWNTO 0) of err_inject_rec; TYPE cam_type IS ARRAY((FIFO_DEPTH - 1) DOWNTO 0) OF cam_rec; --returns true when there is a packet ready to receive from a bus FUNCTION Packet_ready(HS_bus_in: HS_bus_rec) RETURN boolean; -- wait until there is a packet ready on a bus PROCEDURE Wait_for_packet(HS_bus_in: HS_bus_rec; wait_type: waits); PROCEDURE RespondDev(dr: devresponses); PROCEDURE HC_Accept_data; PROCEDURE HC_Reject_data; PROCEDURE Dev Accept data; PROCEDURE Dev_Record_error; END behav package; ``` #### **B.2** Host Controller Declarations ``` shared VARIABLE ErrorCount : integer :=0; shared VARIABLE HC_response_v : HCresponses; shared VARIABLE rd_ptr : integer RANGE 0 TO (ERROR_INJECT_DEPTH-1) := 0; SIGNAL HSU2_ready : boolean; SIGNAL HC_command_ready : boolean := FALSE; SIGNAL HC_cmd : command_rec; SIGNAL HCresponse : HCresponses; SIGNAL err_inject_fifo : err_inject_type; SIGNAL wr_ptr : integer RANGE 0 TO (ERROR_INJECT_DEPTH-1) := 0; -- Issue a packet onto the HS bus. PROCEDURE Issue_packet(SIGNAL HS_bus_out : OUT HS_bus_rec; pid : pids) IS BEGIN HS_bus_out.ep_type <= HC_cmd.ep_type; HS_bus_out.endpt <= HC_cmd.endpt; HS_bus_out.dev_addr <= HC_cmd.dev_addr; HS_bus_out.direction <= HC cmd.direction; HS_bus_out.datapart <= HC_cmd.datapart;</pre> HS_bus_out.x <= HC_cmd.toggle; -- ???? -- Check for Error injection when FIFO is not empty. IF (wr_ptr /= rd_ptr) THEN -- Insert an error during SPLIT phase ? IF ((err_inject_fifo(rd_ptr).phase = SPLIT AND (pid = SSPLIT OR pid = CSPLIT)) OR -- Insert an error during Token phase ? (err_inject_fifo(rd_ptr).phase = TOKEN AND (pid = tokenIN OR pid = tokenOUT OR pid = tokenSETUP)) OR -- Insert an error during Data phase ? (err_inject_fifo(rd_ptr).phase = DATA AND (pid = MDATA OR pid = DATAx))) THEN HS_bus_out.crc16 <= err_inject_fifo(rd_ptr).crc; HS_bus_out.timeout <= err_inject_fifo(rd_ptr).timeout; IF (err_inject_fifo(rd_ptr).pid) THEN</pre> HS_bus_out.pid <= TRANS_ERR; ELSE HS_bus_out.pid <= pid; END IF; -- Update read pointer. IF (rd_ptr = (ERROR_INJECT_DEPTH-1)) THEN rd_ptr := 0; rd_ptr := rd_ptr + 1; END IF; ELSE -- Otherwise issue packet with no errors. HS_bus_out.crc16 <= ok; HS_bus_out.timeout <= FALSE; HS bus out.pid <= pid; END IF; -- Otherwise issue packet with no errors. HS_bus_out.crc16 HS_bus_out.timeout <= FALSE; HS_bus_out.pid <= pid; END IF; HS bus out.ready <= TRUE; HS_bus_out.ready <= FALSE after 500 ps;</pre> ``` ``` END Issue packet; -- Get next command for HC to execute. -- NOT USED FOR THIS IMPLEMENTATION !!! PROCEDURE HC Get next command IS BEGIN END: -- Tells HC what happened to this command. PROCEDURE RespondHC (HCresponse : HCresponses) IS BEGIN HC_response_v := HCresponse; END; -- Update command status for the next time the command will be executed by HC. -- NOT USED FOR THIS IMPLEMENTATION !!! PROCEDURE Update_command (SIGNAL HCdone : OUT boolean) IS BEGIN HCdone <= TRUE; -- Increment "3 strikes" error count for endpoint transaction. PROCEDURE Incerror IS ErrorCount := ErrorCount + 1; END; -- Record Error for current command. -- NOT USED FOR THIS IMPLEMENTATION !!! PROCEDURE Record_error IS ErrorCount := 0; END; ``` #### B.3 **Transaction Translator Declarations** ``` shared VARIABLE cam : cam_type; -- TT buffer. shared VARIABLE BC_buff : BC_buff_rec; shared VARIABLE CS_Buff : CS_buff_rec; shared VARIABLE rd_ptr : integer RANGE 0 TO (ERROR_INJECT_DEPTH-1) := 0; shared VARIABLE derror_v : boolean; shared VARIABLE ss_avail_v : boolean; shared VARIABLE periodic : boolean; shared VARIABLE periodic : boolean := FALSE; shared VARIABLE error_time : time := 10000000000 ns; SIGNAL split : HS_bus_rec; -- Stored Shared Split Token SIGNAL token : HS_bus_rec; -- Stored Token SIGNAL SS_Buff : SS_buff_rec; SIGNAL CS_Buff_sig : CS_buff_rec; SIGNAL mem : cam_rec; SIGNAL memwrite : boolean; SIGNAL err_inject_fifo : err_inject_type; SIGNAL derror : boolean; SIGNAL ss_avail : boolean; SIGNAL ss_avail : boolean; -- Is no space - Returns true when there is no space in the Bulk/Control buffers for the current start-split. function Is_no_space(BC_buff: BC_buff_rec) return boolean is variable result:boolean:=FALSE; IF (BC buff.status = NOSPACE) THEN result := TRUE; END IF; return result; end Is_no_space; -- Is_new_SS - Returns true when the current high speed start-split is new. function Is_new_SS(BC_buff: BC_buff_rec) return boolean is variable result:boolean:=FALSE; begin IF (BC_buff.status = NU) THEN result := TRUE; END IF; return result; end Is_new_SS; -- IS_old_SS - Returns true when the current high speed start-split is a retry. function Is old SS(BC buff: BC buff rec) return boolean is variable result:boolean:=FALSE; IF (BC buff.status = OLD) THEN result := TRUE; END IF; return result; end Is_old_SS; -- Issue_packet - Issue a packet onto the HS bus. procedure Issue_packet(signal HS_bus_out : out HS_bus_rec; pid : pids) IS begin -- Setup HS packet based on whether its periodic or bulk. IF (periodic = TRUE) THEN HS_bus_out.ep_type <= CS_Buff.store.ep_type; HS_bus_out.endpt <= CS_Buff.store.endpt; HS_bus_out.dev_addr <= CS_Buff.store.dev_addr; ``` ``` <= CS_Buff.store.direction; HS_bus_out.datapart <= CS_Buff.store.x; <= CS_Buff.store.datapart; ELSE HS_bus_out.ep_type <= cam(BC_buff.index).store.ep_type; HS_bus_out.endpt <= cam(BC_buff.index).store.endpt; HS_bus_out.dev_addr <= cam(BC_buff.index).store.dev_addr HS_bus_out.dev_addr <= cam(BC_buff.index).store.dev_addr; HS_bus_out.direction <= cam(BC_buff.index).store.direction; HS bus_out.datapart <= cam(BC buff.index).store.datapart; HS_bus_out.x <= cam(BC_buff.index).store.x; -- Update bulk/control with state information which may have been updated -- by the complete-split state machines. cam(BC_buff.index).match.state := BC_buff.match.state; END IF: -- Check for Error injection when FIFO is not empty. IF (wr_ptr /= rd_ptr) THEN HS_bus_out.crc16 <= err_inject_fifo(rd_ptr).crc; HS_bus_out.timeout <= err_inject_fifo(rd_ptr).timeout; IF (err_inject_fifo(rd_ptr).pid) THEN</pre> HS_bus_out.pid <= TRANS_ERR;</pre> ELSE HS_bus_out.pid <= pid; END IF; -- IF (now > error time ) THEN -- Update read pointer. IF (rd_ptr = (ERROR_INJECT_DEPTH-1)) THEN rd_ptr := 0; ELSE rd_ptr := (rd_ptr + 1); END IF; --END IF; error_time := now; -- Otherwise issue packet with no errors. HS bus out.crc16 <= ok; HS_bus_out.timeout <= FALSE; HS_bus_out.pid <= pid; END IF; HS_bus_out.ready <= TRUE; HS_bus_out.ready <= FALSE after 500 ps; end Issue_packet; -- returns true when wrong combination of split start and last isoch out transaction FUNCTION Bad_IsochOut (SS_Buff : SS_Buff_rec; split : HS_bus_rec) RETURN boolean IS VARIABLE result:boolean:=FALSE; BEGIN result := ((split.datapart = enddata OR split.datapart = middata) AND NOT(SS_Buff.lastdata = begindata OR SS_Buff.lastdata = middata)) OR ((split.datapart = begindata OR split.datapart = alldata) AND SS Buff.isochO) OR ((split.datapart = middata OR split.datapart = enddata) AND NOT SS Buff.isochO); RETURN result; END Bad IsochOut; -- Save - Save the Packet for use later. ``` ``` procedure Save (hs bus in : IN HS bus rec; SIGNAL hs_bus_out: OUT HS_bus_rec) IS hs_bus_out <= hs_bus_in; end Save: -- Compare BC buff - This procedure is used to look at the BC buffer to determine whether the packet should be stored. Compare_BC_buff will initialize BC_buff with the buffer location information. procedure Compare_BC_buff IS variable match:boolean:=FALSE; begin -- Assume nospace and intialize index to 0. BC buff.status := NOSPACE; BC_buff.index := 0; FOR i IN 0 to FIFO DEPTH-1 LOOP IF NOT match THEN -- Re-use buffer with same Device Address/End point. IF (token.endpt = cam(i).store.endpt AND token.,dev_addr = cam(i).store.dev_addr AND ((token.direction = cam(i).store.direction AND split.ep_type /= CONTROL) OR split.ep_type = CONTROL)) THEN -- If The buffer is already pending/ready this must be a retry. IF (cam(i).match.state = READY OR cam(i).match.state = PENDING) THEN BC_buff.status := OLD; BC buff.status := NU; END IF; BC buff.index := i; match := TRUE; -- Otherwise use the buffer if it's old. ELSIF (cam(i).match.state = OLD) THEN BC buff.status := NU; BC_buff.index := i; END IF; END IF; END LOOP: BC_buff.match.state := cam(BC_buff.index).match.state; end Compare_BC_buff; -- Accept_data - Store start-split into bulk/control buffer. Index is setup in a previous call to Compare_BC_buff. procedure Accept_data IS cam(BC_buff.index).store := token; cam(BC_buff.index).match.state := PENDING; BC_buff.match.state := PENDING; end Accept_data; -- Match split state - This procedure finds the BC buffer location which matches the current complete-split. procedure Match_split_state IS variable match:boolean:=FALSE; BC buff.match.state := NO MATCH; BC_buff.index := 0; FOR i IN 0 to FIFO DEPTH-1 LOOP ``` ``` IF NOT match THEN -- Is this the buffer used for the start-split -- corresponding to this complete-split? -- If it is... store information into BC_buff and -- indicate match was found. IF (token.endpt = cam(i).store.endpt AND token.dev_addr = cam(i).store.dev_addr AND token.direction = cam(i).store.direction) THEN BC buff.match.state := cam(i).match.state; BC_buff.match.down_result := cam(i).match.down_result; BC buff.index := i; match := TRUE; END IF; END IF; END LOOP; periodic := FALSE; -- Setup Issue Packet. end Match_split_state; -- Record an error in the SS pipeline for fowarding on the downstream bus. PROCEDURE Down_error IS derror_v := TRUE; END Down_error; procedure Data_into_SS_pipe IS CS Buff.match.state := MATCH BUSY; ss_avail_v := TRUE; end Data_into_SS_pipe; procedure Fast_match IS periodic := TRUE; -- Setup Issue Packet. end Fast_match; ``` # Appendix C Reset Protocol State Diagrams This appendix presents state diagrams that provide implementation examples for the reset protocol as described in Section 7.1.7.5. These state diagrams should be considered as an example to guide implementers; the description of the reset protocol and the high-speed reset handshake in Section 7.1.7.5 is the complete required behavior. By necessity, state diagrams incorporate some implementation dependent parts that, although describing the reset protocol correctly, can also be implemented in a different way yielding similar behavior. Any timer used in these state diagrams should have a resolution that allows it to always keep to the allowed time frame. For instance, if a timer times out between a time $T_{TIMER}(min)$ and $T_{TIMER}(max)$ , the timer should have a minimal resolution of at least 1 clocktick in the range of $T_{TIMER}$ . In a number of places, a time $T_{TIMER}$ is mentioned in a state diagram; while in the tables in Section 7.3, a range is given for this time. In that case, the time represents a chosen value in the range such that it is at least 1 clocktick of the associated timer away from the upper boundary of that range. Under these conditions, a state in the state diagrams will never miss a branch because the associated timer overstepped the time-out condition. In the state diagrams in this appendix, a timer can be either Run, Started, or Cleared. If a timer is Run, it will update itself every clocktick. If a timer is Cleared, it is stopped and its contents are reset to zero. A timer that is Started is first cleared and then immediately run. Stopping of a timer is never done explicitly in the state diagrams. #### C.1 Downstream Facing Port State Diagram This section describes the reset protocol state diagram for the downstream facing port. The state diagram shown in Figure C-1 shows all the necessary and required behavior of a downstream facing port in case of a reset. As this is the initiating party in the reset protocol, the hub enters the Resetting state through a request from the host (the SetPortFeature(PORT\_RESET) command). The downstream facing port then drives an SE0 to initiate the reset and at the same time starts a timer T0 to time the whole reset procedure. If the attached device is low-speed, then the only way that reset ends is when the timer T0 times out ( $T_{DRST}$ ) and the bus returns to idle. Whether a device is low-speed is determined prior to entering the Resetting state in the status bit PORT\_LOW\_SPEED. This is described in more detail in Section 11.8.2. When reset has completed, the hub enters the low-speed Enabled state. If the attached device is full-speed and not high-speed capable, it will end reset when timer T0 expires (T<sub>DRST</sub>) and the hub has not detected a valid upstream chirp (continuous Chirp K). It will then enter the full-speed enabled state. Last, if the attached device is high-speed capable, it will send back an upstream chirp some time after the SE0 has been asserted on the bus. The actual time before the upstream chirp starts depends on whether the attached device was suspended or awake at the time the reset started. The loop between the blocks with "Clear timer T1" and "Run timer T1" represents the $2.5 \,\mu s$ ( $T_{FILT}$ ) filtering the reset protocol asks for. Note: The timer T1 is required to be reset after an interruption of 16 high-speed bit-times of the continuous Chirp K that makes up the upstream chirp. It may be reset by any shorter interruption. If the filtering of the upstream chirp takes too much time, the downstream facing port may not be able to finish its downstream chirp in time to be able to end the reset procedure in time. Therefore, when timer T0 reaches beyond the time $T_{\text{UCHEND}}$ (time to detect an upstream chirp), the hub is put in a wait state, which it leaves after the timer has timed out the complete reset protocol ( $T_{\text{DRST}}$ ). It will then enter the full-speed enabled state. Figure C-1. Downstream Facing Port Reset Protocol State Diagram When the downstream-facing port has successfully detected an upstream chirp, it will start transmitting the downstream chirp as soon as it has seen the bus leave the Chirp K state. This end of the upstream chirp will return the bus to the SE0 state. So immediately (actually within 100 $\mu$ s ( $T_{WTDCH}$ ) after the end of the upstream chirp according to Section 7.1.7.5), the hub drives a Chirp K for 40 to 60 $\mu$ s ( $T_{DCHBIT}$ ), then a Chirp J for 40 to 60 $\mu$ s, then a Chirp K, etc. It continues with this alternating sequence until timer T0 has come within 100 to 500 $\mu$ s ( $T_{DCHSE0}$ ) of the end of reset ( $T_{DRST}$ ). When this time is reached, the downstream-facing port finishes the 40 to 60 $\mu$ s of continuous signaling it was busy with when the timer T0 exceeds the value of $T_{DRST} - T_{DCHSE0}$ before driving SE0 until the end of reset. #### C.2 Upstream Facing Port State Diagram This section describes the reset protocol state diagrams for the upstream facing port. The state diagram for the upstream facing port is more complicated than the diagram for the downstream facing port as the device can be in any possible state when it receives a reset signal. Therefore, the state diagram has been split into two parts: - The reset detection state diagram which describes the way a device reacts to reset signaling on its upstream facing port (see Figure C-2) - The reset handshake state diagram that explains how a high-speed capable device performs a handshake procedure with the hub upstream to communicate each others high-speed capabilities and have both enter a high-speed state at the end of reset (see Figure C-3) Therefore, all of these states must be covered in the diagram. Also, the fact that for a high-speed capable device a suspend is initially indistinguishable from a reset requires that the state diagram for the upstream facing port addresses the suspend procedure as well. At the start of the reset, we can be any possible state, but we can collect them into three groups, where each group is handled differently, but all states in the same group handle reset in the same way. The states are as follows: - Suspended - Powered, FS Default, FS Address, and FS Configured - HS Default, HS Address, and HS Configured These groups of states correspond to an identical list of possibilities as described in Section 7.1.7.5 under item 3 of the reset protocol. #### C.2.1 Reset From Suspended State As can be seen from Figure C-2, the device wakes up from the Suspended state as soon as it sees a K or an SE0 on the bus. A J would be indistinguishable from idle on the bus that a suspended device sees normally. On seeing a K, the device will initiate a resume process. For the details of this process, see Section 7.1.7.7. On seeing an SE0, the device could enter the reset handshake procedure, so it starts timer T0. The actual reset handshake is only started after seeing a continuous assertion of SE0 for at least 2.5 $\mu$ s ( $T_{FILTSE0}$ ). The loop between the blocks with "Clear timer T1" and "Run timer T1" represents this filtering. If the device has not detected a continuous SE0 before timer T0 exceeds the value of $T_{UCHEND}$ - $T_{UCH}$ , the device goes back into the Suspended state. A device coming from suspend most probably had its high-speed clock stopped to meet the power requirements for a suspended device (see Section 7.2.3). Therefore, it may take some time to let the clock settle to a level of operation where it is able to perform the reset detection and handshake with enough precision. In the state diagram, a time symbol $T_{WTCLK}$ is used to have the device wait for a stable clock. This symbol is not part of the USB 2.0 specification and does not appear in Chapter 7. It is an implementation specific detail of the reset detection state diagram for the upstream facing port, where it is marked with a asterisk (\*). $T_{WTCLK}$ should have a value somewhere between 0 and 5.0 ms. This allows at least 1.0 ms time to detect the continuous SE0. If the device has seen an SE0 signal on the bus for at least $T_{FILTSE0}$ , then it can safely assume to have detected a reset and can start the reset handshake. (\*) Note: T<sub>WTCLK</sub> is a symbol that is only used in this state diagram. It is not part of the USB 2.0 specification and does not appear in Chapter 7. It is an implementation specific detail of this state diagram. See Section C.2.1 for a detailed description. Figure C-2. Upstream Facing Port Reset Detection State Diagram Figure C-3. Upstream Facing Port Reset Handshake State Diagram #### C.2.2 Reset From Full-speed Non-suspended State Timer T0 is started when seeing an SE0 or idle state from a full-speed Non-suspended state. If a J (idle) is detected and the timer T0 exceeds the value of 3.0 ms while no change has been detected in the state of the bus, the device is suspended. If an SE0 is detected and the timer T0 times out the value of $T_{WTRSTFS}$ (between 2.5 $\mu$ s minimum and 3.0 ms maximum) while no change has been detected in the SE0 state, the device can start the reset handshake. On any line state change, the device aborts the detection of reset or suspend from upstream and returns to its previous state. #### C.2.3 Reset From High-speed Non-suspended State Timer T0 is started when seeing a high-speed idle on the bus from a high-speed Non-suspended state. If anything else than idle is detected on the bus, the device aborts detection of a reset and returns to its previous state. When timer T0 exceeds the value of $T_{WTREV}$ (between 3.0 ms minimally and 3.125 ms maximally), the device reverts to full-speed by switching off its high-speed terminations and connecting the D+ pull-up resistor to the D+ line. The reset protocol allows some time for debouncing and settling of the lines in the new state ( $T_{WTRSTHS}$ ). After this time, the line should be sampled to see whether the device should be suspended (on detecting a full-speed idle) or reset (on detecting SE0). If an idle was detected, the device should suspend; if an SE0 was detected, the device can start the reset handshake. If something other than an idle or an SE0, in other words, a K, was detected, the device will also enter the suspended state. However, on seeing the K, the device will immediately resume, effectively returning to the high-speed state. #### C.2.4 Reset Handshake At this point, the behavior of devices has become independent of the initial state they were in when the reset started. The reset handshake is started by the device, when it sends an upstream chirp that is at least 1.0 ms long and stops before the timer T0 hits the 7.0 ms mark. Note: This is the same timer T0 that was started in the reset detection state diagram in Figure C-2. A choice of implementation is available here. The one presented in the state diagram in Figure C-3 is where a timer T2 is started when the Chirp K is asserted to time the minimum required duration of the upstream chirp. The Chirp K is stopped when timer T2 exceeds the value of $T_{\text{UCH}}$ . Another approach would be to wait until the timer T0 exceeds the value of $T_{\text{UCHEND}}$ , before ending the upstream chirp. Both conform to the requirements of the reset protocol in Section 7.1.7.5, and the choice may depend on the particular application. As soon as the upstream chirp has ended, the device starts listening for the downstream chirp. In order to detect at least a K-J-K-J-K-J pattern, it first starts looking for a continuously asserted Chirp K. The method employed in this state diagram is counting the number of K-J transitions. Here K and J are actually Chirp K and Chirp J, respectively, asserted continuously for at least $2.5 \mu s$ ( $T_{FILT}$ ). Continuous assertion is determined by the loop between the "Clear timer T4" and "Run timer T4". This is similar to the method used in the downstream facing port state diagram in Figure C-1 to detect the upstream chirp. After this, a continuous Chirp J is detected in the same manner, most likely, even using the same hardware. Now we have detected one K-J transition. Until we have detected three K-J transitions in the same way, we will not revert to high-speed. The whole procedure of detecting the downstream chirp is timed by timer T3 which requires the device to perform the detection of the K-J-K-J for at least 1.0 ms, but at most 2.5 ms. If the device is unable to detect a sufficient number of K-J transitions before the timer T3 times out at T<sub>WTFS</sub>, the device enters the full-speed default state. Reset ends when the bus state changes from SE0 to idle. The time T<sub>WTFS</sub> is given a wide range to allow sufficient leverage for a device which has awoke from suspend to use its (possible not yet stable) clock to time this duration reliably. Reversion to high-speed when the device has detected the K-J-K-J pattern is accomplished by enabling the high-speed terminations and disconnecting the pull-up resistor from the D+-line. According to Section 7.1.7.5, you may wait up to 500 µs before actually reverting to high-speed, but in this state diagram, this reversion is done immediately after detection of three K-J transitions. After this switching of terminations and pull-up, the device enters the high-speed Default state. The end of reset is signified by the first packet that is received, most likely an SOF packet. # Index | 0th microframe, 9.4.11, 11.14.2.3, 11.18.3, | addresses | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | 11.22.2 | Address device state, 9.1.1.4, 9.1.1 Table 9-1, | | "3 strikes and you're out" mechanism, 11.17.1 | 9.1.2, 9.4.1 to 9.4.11 | | 4X over-sampling state machine DPLLs, | aliasing, 8.3.2 | | 7.1.15.1 | assignment | | Service and the th | after dynamic insertion or removal, 4.6.3 | | A | bus enumeration, 2.0 glossary, 4.6.3, 9.1.2 | | abnormal termination sequences, 11.3.3 | device initialization, 10.5.1.1 | | aborting/retiring transfers | operations overview, 9.2.2 | | aborting control transfers, 5.5.5 | re-enumerating sub-trees, 10.5.4.5 | | after loss of synchronization, 11.22.2 | staged power switching in functions and, | | client role in, 10.5.2.2 | 7.2.1.4 | | conditions for, 5.3.2 | time limits for completing, 9.2.6.3 | | message pipes and, 5.3.2.2 | USB System Software role, 4.9 | | packet size and, 5.5.3 | endpoint addresses, 5.3.1, 9.6.6 | | Transaction Translator's role, 11.18.6, | SetAddress() request, 9.4.6 | | 11.18.6.1 | address fields | | USBDI role, 10.5.3.2.1 | address field (ADDR), 8.3.2.1, 8.3.5.1, 8.4.1, | | access frequency of control pipes, 5.5.4 | 8.4.2.2 | | Acknowledge packet. See ACKs | endpoint field (ENDP), 8.3.2.2, 8.3.5.1, 8.4.1 | | ACKs, 8.3.1 <i>Table 8-1</i> | Hub address field, 8.4.2.2 | | in bulk transfers, 8.5.2, 11.17.1 | packet address fields, 8.3.2 to 8.3.2.2 | | in control transfers, 8.5.3, 8.5.3.1, 11.17.1 | ADDR field | | corrupted ACK handshake, 8.5.3.3, 8.6.4 | overview, 8.3.2.1 | | in data toggle, 8.6, 8.6.1, 8.6.2 | token CRCs, 8.3.5.1 | | defined, 2.0 <i>glossary</i> | in token packets, 8.4.1 | | function response to OUT transactions, | Adopters Agreement, 1.4 | | 8.4.6.3 | advancing pipeline pseudocode, 11.18.7 | | host response to IN transactions, 8.4.6.2 | aging, data-rate inaccuracies and, 7.1.11 | | overview, 8.4.5 | aliasing addresses, 8.3.2 | | PING flow control and OUT transactions, | "all" encoding, 11.18.4 | | 8.5.1, 8.5.1.1 | allocating bit times in handshake packets, 11.3.3 | | Ready/ACK status, 11.15 | allocating buffers. See buffers | | in request processing, 9.2.6 | allocating USB bandwidth | | AC loading specifications, 7.1.6.2 | transfer management, 5.11.1 to 5.11.1.5 | | A connectors. See Series "A" and "B" connectors | USB System role, 10.3.2 | | AC stress evaluative setup, 7.1.1 | alternate settings for interfaces | | actions in state machines, 8.5, 11.15 | configuration requirements, 10.3.1 | | active devices, defined, 2.0 glossary | GetInterface() request, 9.4.4 | | active pipes, 10.5.2.2 | in interface descriptors, 9.6.5 | | | SetInterface() request, 9.4.10 | | adaptive endpoints connection requirements, 5.12.4.4 | USBDI mechanisms, 10.5.2.10 | | feedback for isochronous transfers, 5.12.4.2 | USB support for, 9.2.3 | | overview, 5.12.4.1.3 | American National Standard/Electronic | | | | | adding devices. See dynamic insertion and | Industries Association, 6.7.1<br>American Standard Test Materials, 6.7.1 | | removal | | | Address device state | ANSI/EIA-364-C (12/94), 6.7.1 | | bus enumeration process, 9.1.2 | applications | | overview, 9.1.1.4 | in source-to-sink connectivity, 5.12.4.4 | | standard device requests, 9.4.1 to 9.4.11 | USB suitability for, 3.3 | | visible device state table, 9.1.1 Table 9-1 | | | architectural overview of USB | babble (continued) | |-------------------------------------------------------|-----------------------------------------------------------------------------------------| | architectural extensions, 4.10 | EOF and babble detection, 11.2.5.1 | | bus protocol, 4.4 | error detection and recovery, 8.7.4 | | bus topology, 4.1.1 | transaction tracking and, 11.18.7 | | data flow types, 4.7 to 4.7.5 | background of USB development, 3.1 to 3.3 | | hub architecture, 4.8.2.1, 11.1.1, 11.12.2 | backwards compatibility of USB 2.0, 3.1 | | mechanical and electrical specifications, 4.2 to | bAlternateSetting field (interface descriptors), | | 4.2.2, 6.1 | 9.6.5, 11.23.1 | | physical interface, 4.2 to 4.2.2 | bandwidth | | power, 4.3 to 4.3.2 | allocating for pipes, 4.4, 4.7.5 | | robustness and error handling, 4.5 to 4.5.2 | bandwidth reclamation, 5.11.5 | | system configuration, 4.6 to 4.6.3 | defined, 2.0 glossary | | USB devices, 4.1.1.2, 4.8 to 4.8.2.2 | transfer management, 4.7.5, 5.11.1 to | | USB host, 4.1.1.1, 4.9 | 5.11.1.5, 10.3.2 | | USB system description, 4.1 to 4.1.1.2 | USB system role in, 10.3.2 | | assigning addresses. See addresses; bus | battery-powered hubs, 7.2.1 | | enumeration | bcdDevice field (device descriptors), 9.6.1 | | ASTM-D-4565, 6.6.3, 6.7.1 | bcdUSB field (device descriptors), 9.2.6.6, 9.6.1, | | ASTM-D-4566, 6.6.3, 6.7.1 | 11.23.1 | | asynchronous data transfers, 2.0 <i>glossary,</i> 4.9 | bcdUSB field (device qualifier descriptors), 9.6.2, | | asynchronous endpoints | 11.23.1 | | connection requirements, 5.12.4.4 | bConfigurationValue field | | feedback for isochronous transfers, 5.12.4.2 | configuration descriptors, 9.6.3, 11.23.1 | | | | | overview, 5.12.4.1.1 | other speed configuration descriptors, 9.6.4, | | asynchronous RA, 2.0 glossary, 5.12.4.4. See | 11.23.1 B connectors. See Series "A" and "B" connectors | | also RA (rate adaptation) | | | asynchronous SRC, 2.0 glossary. See also SRC | bDescLength field (hub descriptors), 11.23.2.1 | | Attached device state | bDescriptorType field | | in bus enumeration process, 9.1.2 | configuration descriptors, 9.6.3, 11.23.1 | | overview, 9.1.1.1 | device descriptors, 9.6.1, 11.23.1 | | visible device state table, 9.1.1 <i>Table 9-1</i> | device qualifier descriptors, 9.6.2, 11.23.1 | | attaching devices. See dynamic insertion and | endpoint descriptors, 9.6.6, 11.23.1 | | removal | hub descriptors, 11.23.2.1, 11.24.2.5, | | attenuation, 7.1.17 | 11.24.2.10 | | attributes of devices in configuration descriptors, | interface descriptors, 9.6.5, 11.23.1 | | 9.6.3 | other speed configuration descriptors, 9.6.4, | | attributes of endpoints in endpoint descriptors, | 11.23.1 | | 9.6.6 | string descriptors, 9.6.7 | | audio connectivity, 5.12.4.4.1 | bDeviceClass field | | Audio Device Class Specification Revision 1.0, | device descriptors, 9.6.1, 11.23.1 | | 9.6 | device qualifier descriptors, 9.6.2, 11.23.1 | | audio devices, defined, 2.0 glossary | bDeviceProtocol field | | automatic port color indicators, 11.5.3 | device descriptors, 9.6.1, 11.23.1 device qualifier descriptors, 9.6.2, 11.23.1 | | available time in frames and microframes | 그는 그렇게 하다 하다 하는데 하는데 하는데 나를 하는데 하는데 하는데 사람들이 아니는데 하는데 하는데 하는데 하는데 하는데 하는데 하는데 하는데 하는데 하 | | bulk transfers and, 5.8.4 | bDeviceSubClass field | | bus bandwidth reclamation, 5.11.5 | device descriptors, 9.6.1, 11.23.1 | | control transfers and, 5.5.4 | device qualifier descriptors, 9.6.2, 11.23.1 | | interrupt transfer bus access constraints, 5.7.4 | "beginning" encoding, 11.18.4 | | isochronous transfers and, 5.6, 5.6.4 | bEndpointAddress field (endpoint descriptors), | | AWG, 2.0 <i>glossary,</i> 6.6.2 | 9.6.6, 11.23.1 | | В | best case full-speed budgets, 11.18.1, 11.18.4 | | | bHubContrCurrent field (hub descriptors), | | babble | 11.23.2.1 | | Collision conditions and detection, 11.8.3 | bi-directional communication flow, 5.6.2, 5.8.2 | | defined, 2.0 glossary | big endian, defined, 2.0 glossary | | EOF2 timing points and, 11.2.5 | | | bInterfaceClass field (interface descriptors), | bmRequestType field (continued) | |---------------------------------------------------|------------------------------------------------| | 9.6.5, 11.23.1 | standard device requests, 9.4 | | bInterfaceNumber field (interface descriptors), | bNbrPorts field (hub descriptors), 11.23.2.1 | | 9.6.5, 11.23.1 | bNumConfigurations field | | bInterfaceProtocol field (interface descriptors), | device descriptors, 9.6.1, 11.23.1 | | 9.6.5, 11.23.1 | device qualifier descriptors, 9.6.2, 11.23.1 | | bInterfaceSubClass field (interface descriptors), | bNumEndpoints field (interface descriptors), | | 9.6.5, 11.23.1 | 9.6.5, 11.23.1 | | bInterval field (endpoint descriptors), 9.6.6, | bNumInterfaces field | | 11.23.1 | configuration descriptors, 9.6.3, 11.23.1 | | bit cells, decoding, 7.1.15.1 | other speed configuration descriptors, 9.6.4 | | | 11.23.1 | | bitmaps of hub and port status changes, 11.12.4 | | | bit ordering, 8.1 | bPwrOn2PwrGood field, 11.11, 11.23.2.1 | | bits, defined, 2.0 glossary | bRequest field | | bit stuffing | hub class requests, 11.24.2 | | bit stuffing errors, 11.3.3, 11.15, 11.22 | overview, 9.3.2 | | bit stuff violations, 8.7.1 | Setup data format, 9.3 | | calculating transaction times, 5.11.3 | standard device requests, 9.4 | | defined, 2.0 glossary | standard hub requests, 11.24.1 | | high-speed signaling and, 7.1 | bReserved field (device qualifier descriptor), | | microframe pipeline and, 11.18.2 | 9.6.2 | | overview, 7.1.9 | broadcast mode of hub operation, 11.1.2.1 | | bit times | B/S or b/S, defined, 2.0 glossary | | bit time designations, 11.3 | bString field (string descriptors), 9.6.7 | | bit time zero, 11.3 | budgets, best case full-speed budget, 11.18.1 | | before EOF, 11.2.5 | 11.18.4 | | in transaction completion prediction, 11.3.3 | buffers | | bLength field | buffer impedance, 7.1.1.1 | | configuration descriptors, 9.6.3, 11.23.1 | buffer match tests, 11.17.1 | | device descriptors, 9.6.1, 11.23.1 | bulk/control transfer buffering requirements | | device qualifier descriptors, 9.6.2, 11.23.1 | 11.17.4 | | endpoint descriptors, 9.6.6, 11.23.1 | calculating sizes in functions and software, | | interface descriptors, 9.6.5, 11.23.1 | 5.11.4 | | other speed configuration descriptors, 9.6.4, | clearing, 11.17.5, 11.24.2.3 | | 11.23.1 | client pipes and, 10.5.1.2.2 | | string descriptors, 9.6.7 | client role in, 10.3.3, 10.5.3 | | blinking indicators. See indicators | defined, 2.0 glossary | | blocking packets in Collision conditions, 11.8.3 | elasticity buffer, 11.7.1.3 | | blunt cut termination, 6.4.2, 6.4.3 | endpoint buffer size, 4.4 | | bmAttributes field | identifying location and length, 10.3.4 | | configuration descriptors, 9.6.3, 11.23.1 | interrupt transfers and, 5.7.3 | | endpoint descriptors, 9.6.6, 11.23.1 | isochronous transfers and, 5.12.4.2 | | hub descriptors, 11.13 | non-periodic transaction buffers, 11.14.1, | | other speed configuration descriptors, 9.6.4, | 11.14.2.2, 11.17, 11.17.4 | | 11.23.1 | non-USB isochronous application, 5.12.1 | | bMaxPacketSize0 field | packet buffers, 2.0 glossary | | device descriptors, 9.6.1, 11.23.1 | periodic transaction buffers, 11.14.2.1 | | device qualifier descriptors, 9.6.2, 11.23.1 | prebuffering data, 5.12.5 | | bMaxPower field, 9.6.3 | rate matching and, 5.12.8 | | configuration descriptors, 11.23.1 | rise and fall times for full-speed buffers, | | other speed configuration descriptors, 9.6.4, | 7.1.2.1 | | 11.23.1 | | | bmRequestType field | | | hub class requests, 11.24.2 | | | overview, 9.3.1 | | | Setup data format 9.3 | | | buffers (continued) | bus-powered devices and functions | |-------------------------------------------------------------------------------------|----------------------------------------------------------------------| | Transaction Translator buffers | configuration descriptors, 9.6.3 | | overview, 11.14.1 | defined, 4.3.1 | | resetting, 11.24.2.9 | device states, 9.1.1.2 | | space required, 11.19 | high-power bus-powered functions, 7.2.1.4 | | underrun or overrun states and error | low-power bus-powered functions, 7.2.1.3 | | counts, 10.2.6 | power budgeting, 9.2.5.1 | | USBD role in allocating, 10.5.1.2.1 | bus-powered hubs | | bulk transfers. See also non-periodic | configuration, 11.13 | | transactions | defined, 4.3.1, 7.2.1 | | buffering requirements, 11.14.2.2, 11.17.4 | device states, 9.1.1.2 | | bus access constraints, 5.8.4 | overview, 7.2.1.1 | | data format, 5.8.1 | power switching, 11.11 | | data sequences, 5.8.5 | voltage drop budget, 7.2.2 | | defined, 2.0 glossary, 5.4 | bus protocol overview, 4.4 | | direction, 5.8.2 | Bus_Reset receiver state, 11.6.3, 11.6.3.9 | | failures, 11.17.5 | bus states | | NAK rates for endpoints, 9.6.6 | evaluating after reset, 7.1.7.3 | | non-periodic transactions, 11.17 to 11.17.5 | global suspend, 7.1.7.6.1 | | overview, 4.7.2, 5.8 | Host Controller role in state handling, 10.2.1 | | packet size, 5.8.3, 9.6.6 | signaling levels and, 7.1.7.1, 7.1.7.2 | | scheduling, 11.14.2.2 | Transaction Translator tracking, 11.14.1 | | split transaction examples, A.1, A.2 | bus timing/electrical characteristics, 7.3.2 | | split transaction notation for, 11.15 | bus topology, 5.2 to 5.2.5 | | state machines, 8.5.1, 8.5.1.1, 8.5.2, 11.17.2 | client-software-to-function relationship, 5.2.5 | | transaction format, 8.5.2 | defined, 4.1 | | transaction organization within IRPs, 5.11.2 | devices, 5.2.2 | | USBD pipe mechanism responsibilities, | hosts, 5.2.1 | | 10.5.3.1.3 | illustrated, 4.1.1 | | bus access for transfers | logical bus topology, 5.2.4 | | bulk transfer constraints, 5.8.4 | physical bus topology, 5.2.3 | | bus access periods, 5.12.8 | bus transaction timeout in isochronous transfers | | bus bandwidth reclamation, 5.11.5 | 5.12.7 | | calculating buffer sizes, 5.11.4 | bus turn-around time, 2.0 glossary, 7.1.18 to | | calculating buffer sizes, 5.11.4 calculating bus transaction times, 5.11.3 | 7.1.18.2, 8.7.2, 11.18.2 | | client software role in, 5.11.1.1 | busy (ready/x) state, 11.17.5 | | control transfer constraints, 5.5.4 | busy (ready/x) state, 11.17.3<br>bypass capacitors, 7.2.4.1, 7.2.4.2 | | HCD role in, 5.11.1.3 | bytes, defined, 2.0 glossary | | Host Controller role in, 5.11.1.5 | bytes, defined, 2.0 glossary | | interrupt transfer constraints, 5.7.4 | С | | | cable assemblies, 6.4 to 6.4.4 | | isochronous transfer constraints, 5.6.4 transaction list, 5.11.1.4 | cable assemblies, 6.4 to 6.4.4 | | | cable delay | | transaction tracking, 5.11.2<br>transfer management, 5.1.1 to 5.11.1.5 | electrical characteristics, 7.3.2 <i>Table</i> 7-12 | | [경기: 17:17] [경기: 17:17] [대리 대리 바로 (17:17] [대리 대리 대 | high-/full-speed cables, 6.4.2 | | transfer type overview, 5.4 | | | USBD role in, 5.11.1.2 | hub differential delay, differential jitter, and | | bus clock, 5.12.2, 5.12.3, 5.12.8 | SOP distortion, 7.3.3 Figure 7-52 | | bus enumeration | hub EOP delay and EOP skew, 7.3.3 Figure | | defined, 2.0 glossary | 7-53 | | device initialization, 10.5.1.1 | hub signaling timings, 7.1.14.1 | | enumeration handling, 11.12.6 | inter-packet delay and, 7.1.18.1 | | overview, 4.6.3, 9.1.2 | low-speed cables, 6.4.3, 7.1.1.2 | | re-enumerating sub-trees, 10.5.4.5 | overview, 7.1.16 | | staged power switching in functions, 7.2.1.4 | propagation delay, 6.4.1, 6.7 Table 6-7, | | USB System Software role, 4.9 | 7.1.1.2 | | cable delay (continued) | capacitance (continued) | |--------------------------------------------------|-----------------------------------------------------| | skew delay, 6.7 Table 6-7, 7.1.3, 7.3.3 Figure | lumped capacitance guidelines for | | 7-53 | transceivers, 7.1.6.2 | | cables | optional edge rate control capacitors, 7.1.6.1 | | attenuation, 7.1.17 | pull-up resistors and, 7.1.5.1 | | cable assemblies, 6.4 to 6.4.4 | single-ended capacitance, 7.1.1.2 | | cable delay (See cable delay) | small capacitors, 7.1.6.1 | | captive cables | target maximum droop and, 7.2.4.1 | | high-/full-speed captive cable assemblies, | unmated contact capacitance, 7.3.2 Table 7- | | 6.4.2 | 12 | | inter-packet delay and, 7.1.18.1 | capacitive load, 6.7 Table 6-7 | | low-speed captive cable assemblies, 6.4.3 | captive cables | | | | | maximum capacitance, 7.1.6.1 | high-/full-speed captive cable assemblies,<br>6.4.2 | | termination, 7.1.5.1 | | | color choices, 6.4 | inter-packet delay and, 7.1.18.1 | | construction, 6.6.2 | low-speed captive cable assemblies, 6.4.3 | | description, 6.6.1 | maximum capacitance, 7.1.6.1 | | detachable cables | rise and fall times, 7.1.2.1, 7.1.2.2 | | cable delay, 7.1.16 | TDR measurements and, 7.1.6.2 | | connectors and, 6.2 | termination, 7.1.5.1 | | detachable cable assemblies, 6.4.1 | change bits | | inter-packet delay and, 7.1.18.1 | device states, 11.12.2 | | low-speed detachable cables, 6.4.4 | hub and port status change bitmap, 11.12.4 | | maximum capacitance, 7.1.6.1 | hub status, 11.24.2.6 | | termination, 7.1.5.1 | over-current status change bits, 11.12.5 | | voltage drop budget, 7.2.2 | port status change bits, 11.24.2.7.2 to | | electrical characteristics and standards, 4.2.1, | 11.24.2.7.2.5 | | 6.6.3, 6.7, 7.3.2 Table 7-12 | Status Change endpoint defined, 11.12.1 | | end-to-end signal delay, 7.1.19.1 | change propagation, host state handling of, | | environmental characteristics, 6.6.4, 6.7 | 10.2.1 | | flyback voltage, 7.2.4.2 | characteristics of devices, 2.0 glossary, 9.6.3, | | high-/full-speed cables, 6.4.2 | 9.6.4 | | impedance, 6.4.1, 6.4.2, 6.7 Table 6-7 | Chirp J and K bus states, 7.1.4.2, 7.1.7.2, | | input capacitance, 7.1.6.1 | 7.1.7.5, C.1, C.2.4 | | length, 6.4.1, 6.4.2, 6.4.3 | C_HUB_LOCAL_POWER, 11.11, 11.24.2, | | listing, 6.6.5 | 11.24.2.1, 11.24.2.6, 11.24.2.7.1.6 | | low-speed cables, 6.4.3, 6.4.4, 7.1.1.2 | C_HUB_OVER_CURRENT, 11.24.2, 11.24.2.1 | | mechanical configuration and material | C_HUB_OVER_POWER, 11.24.2.6 | | requirements, 6.6 to 6.6.5, 6.7 | classes of devices. See device classes | | overview, 6.3 | Class field, 9.2.3, 9.6.5 | | prohibited cable assemblies, 6.4.4 | class-specific descriptors, 9.5, 11.23.2.1 | | pull-out standards, 6.7 Table 6-7 | class-specific requests | | shielding, 6.6, 6.6.1 | hub class-specific requests, 11.24.2 to | | termination, 7.1.5.1 | 11.24.2.13 | | voltage drop budget, 7.2.2 | time limits for completing, 9.2.6.5 | | calculations | USBDI mechanisms, 10.5.2.8 | | buffering for rate matching, 5.12.8 | Cleared timer status, C.0 | | buffer sizes in functions and software, 5.11.4 | ClearFeature() request, CLEAR_FEATURE | | bus transaction times, 5.11.3 | ClearHubFeature() request, 11.24.2.1 | | capabilities, defined, 2.0 glossary | ClearPortFeature() request, 11.24.2.2 | | capacitance | endpoint status and, 9.4.5 | | after dynamic attach, 7.2.4.1 | hub class requests, 11.24.2 | | decoupling capacitance, 7.3.2 Table 7-7 | hub requests, 11.24.1 | | input capacitance, 7.1.6.1, 7.3.2 Table 7-7 | overview, 9.4.1 | | low-speed buffers, 7.1.1.2, 7.1.2.1 | standard device request codes, 9.4 | | low-speed cable capacitive loads 6.4.3 | 1 | | ClearHubFeature() request | clock model (continued) | |-------------------------------------------------|--------------------------------------------------| | clearing hub features, 11.24.2.6 | receive clock, 11.7.1.2, 11.7.1.3 | | hub class requests, 11.24.2 | sample clock, 5.12.2 | | hub class-specific requests, 11.24.2.1 | service clock, 5.12.2 | | clearing pipes, 10.5.2.2 | transmit clock, 11.7.1.3 | | ClearPortFeature() request | using SOF tokens as clocks, 5.12.5 | | clearing status change bits, 11.12.2, | clock timings, 7.3.2 Table 7-8, 7.3.2 Table 7-9, | | 11.24.2.7.2 | 7.3.2 Table 7-10 | | C PORT_CONNECTION, 11.24.2.7.2.1 | CMOS driver circuit, 7.1.1.1 | | C_PORT_ENABLE, 11.24.2.7.2.2 | CMOS implementations, 7.1.1.3 | | C_PORT_OVER-CURRENT, 11.24.2.7.2.4 | codes. See specific types of codes | | C_PORT_RESET, 11.24.2.7.2.5 | Collision conditions, 11.8.3 | | C_PORT_SUSPEND, 11.24.2.7.2.3 | color choices | | hub class requests, 11.24.2, 11.24.2.2 | cables, 6.4 | | PORT CONNECTION, 11.24.2.7.1.1 | indicator lights on devices, 11.5.3 to 11.5.3.1 | | | | | PORT_ENABLE, 11.5.1.4, 11.24.2.7.1.2 | plugs, 6.5.4.1 | | PORT_HIGH_SPEED, 11.24.2.7.1.8 | receptacles, 6.5.3.1 | | PORT_INDICATOR, 11.24.2.2, 11.24.2.7.1.10 | commanded stalls, 8.4.5 | | PORT_LOW_SPEED, 11.24.2.7.1.7 | commands. See requests | | PORT_OVER_CURRENT, 11.24.2.7.1.4 | common mode range for differential input | | PORT_POWER, 11.24.2.13 | sensitivity, 7.1.4.1 | | PORT_POWER, 11.5.1.2, 11.24.2.7.1.6 | Communication Cables (UL Subject-444), 6.6.5, | | PORT_RESET, 11.24.2.7.1.5 | 6.7.1 | | PORT_SUSPEND, 11.5.1.10 | communication flow, 5.3 to 5.3.3 | | ClearTTBuffer() request, CLEAR_TT_BUFFER | Compare_BC_buff algorithm, 11.17.1 | | checking for busy state, 11.17.5 | completed operations, 9.2.6 | | hub class-specific requests, 11.24.2, | completed transactions, 11.3.3 | | 11.24.2.3 | complete-split transactions | | client pipes, 10.5.1.2.2 | buffering, 11.14.2.1, 11.17 | | client software | bulk/control transactions, 11.17, 11.17.1 | | in bus topology, 5.2, 5.2.1, 5.2.5 | CSPLIT transaction tokens, 8.4.2.3 | | client software-to-function relationships, 5.2, | defined, 11.14.1.2 | | 5.2.5 | isochronous transactions, 11.21 | | in communication flow, 5.3 | notation for, 11.15 | | control transfers and, 5.5 | overview, 11.14.1 | | defined, 2.0 glossary | scheduling, 11.14.2.1, 11.18.4 | | as implementation focus area, 5.1 | space for, 11.18.6.3 | | notification identification, 10.3.4 | split transaction overview, 8.4.2, 8.4.2.1 | | role in configuration, 10.3.1 | TT state searching, 11.18.8 | | role in data transfers, 10.3.3 | completion times for hub requests, 11.24.1 | | service clock and, 5.12.2 | composite devices, 5.2.3 | | in source-to-sink connectivity, 5.12.4.4 | compound devices | | in transfer management, 5.11.1, 5.11.1.1 | bus-powered hubs, 7.2.1.1 | | clock model | in bus topology, 5.2.3 | | buffering for rate matching, 5.12.8 | defined, 4.8.2.2 | | bus clock, 5.12.2 | hub descriptors for, 11.23.2.1 | | clock encoding scheme in electrical | power configuration, 11.13 | | specifications overview, 4.2.1 | self-powered hubs, 7.2.1.2 | | clock synchronization, 5.12.3 | conditions in state machine transitions, 8.5, | | clock-to-clock phase differences, 5.12.3 | 11.15 | | clock tolerance, 11.7.1.3 | conductor resistance unbalance, 6.6.3 | | defined, 5.12 | conductors | | frame clocks, 11.18.3 | mechanical specifications, 4.2.2 | | hub clock source, 11.2.3 | power and signal conductors in cables, 6.3, | | in non-USB isochronous application, 5.12.1 | 6.6.2 | | overview, 5.12.2 | resistance, 6.6.3 | | OVCIVICAN, O. IZ.Z | 10313141100, 0.0.0 | | configuration | connectors | |---------------------------------------------------|---------------------------------------------------| | bus enumeration, 4.6.3, 9.1.2 | input capacitance, 7.1.6.1 | | configuration management, 10.5.4.1.1 | inrush current and, 7.2.4.1 | | Configured device state, 9.1.1.5 | interface and mating drawings, 6.5.3, 6.5.4 | | control transfers and, 5.5.4 | keyed connector protocol, 6.2 | | descriptors, 5.3.1.1, 9.4.3, 9.5, 9.6.1 to 9.6.4, | mechanical configuration and material | | 11.23.1 (See also descriptors) | requirements, 4.2.2, 6.5 to 6.5.4.3 | | device attachment, 4.6.1 | orientation, 6.5.1 | | device configuration, 10.3.1 | reference times, 7.1.6.2 | | device removal, 4.6.2, 10.5.4.1.4 | Series "A" and Series "B" plugs, 6.5.4 | | function configuration, 10.3.1 | Series "A" and Series "B" receptacles, 6.5.3 | | hubs, 11.13 | standards for, 6.7 | | information in device characteristics, 4.8.1 | termination data, 6.5.2 | | initial device configuration, 10.5.4.1.2 | USB Icon, 6.5 | | interrupt transfers and, 5.7.4 | construction, cable, 6.6.2 | | modifying device configuration, 10.5.4.1.3 | contact arcing, minimizing, 7.2.4.1 | | multiple configurations, 9.6.1 | contact capacitance standards, 6.7 Table 6-7 | | multiple interfaces, 9.2.3 | contact current rating standards, 6.7 Table 6-7 | | operations overview, 9.2.3 | contact materials, 6.5.3.3, 6.5.4.3 | | other-speed configurations, 9.6.2 | control endpoints, 2.0 glossary. See also control | | power distribution and, 7.2.1 | transfers | | remote wakeup capabilities, 9.2.5.2 | controlling hubs, defined, 7.1.7.7 | | requests | control mechanisms | | configuration requests, 5.11.1.2 | device states and control information, 11.12.2 | | GetConfiguration() request, 9.4.2 | Host Controller control flow management, 4.9 | | SetConfiguration() request, 9.4.7 | of USB host, 10.1.2 | | required configurations before usage, 10.3.1 | control pipes, 2.0 glossary. See also control | | USB configuration, 10.3.1 | transfers; message pipes; pipes | | USBDI mechanisms for getting current | control transfers. See also non-periodic | | settings, 10.5.2.4 | transactions | | USBD role in, 5.11.1.2, 10.5.4.1 to 10.5.4.1.4 | buffering, 11.14.2.2, 11.17.4 | | Configuration = 0 signal/event, 11.5 Table 11-5 | bus access constraints, 5.5.4 | | CONFIGURATION descriptor, 9.4 Table 9-5 | control pipes in device characteristics, 4.8.1 | | configuration descriptors, 9.4.3, 9.6.4, 11.23.1 | data format, 5.5.1 | | Configured device state | data sequences, 5.5.5 | | in bus enumeration process, 9.1.2 | defined, 2.0 glossary, 5.4 | | overview, 9.1.1.5 | device requests, 9.3 | | standard device requests and, 9.4.1 to 9.4.11 | direction, 5.5.2 | | visible device state table, 9.1.1 Table 9-1 | error handling on last data transaction, 8.5.3.3 | | configuring software, defined, 2.0 glossary | failures, 11.17.5 | | Connect bus state, 7.1.7.1, 7.1.7.3 | full-speed limits, 5.5.4 Table 5-2 | | connecting devices. See dynamic insertion and | high-speed limits, 5.5.4 Table 5-3 | | removal | low-speed limits, 5.5.4 Table 5-1 | | connection status, 11.24.2.7.2, 11.24.2.7.2.1 | NAK rates for endpoints, 9.6.6 | | connectivity | non-periodic transactions, 11.17 to 11.17.5 | | audio connectivity, 5.12.4.4.1 | overview, 4.7.1, 5.5 | | hub fault recovery mechanisms, 11.1.2.3 | packet size, 5.5.3, 9.6.6 | | Hub Repeater responsibilities, 11.1 | protocol stalls, 8.4.5 | | hubs, 11.1, 11.1.2 to 11.1.2.3 | reporting status results, 8.5.3.1 | | packet signaling connectivity, 11.1.2.1 | scheduling, 11.14.2.2 | | resume connectivity, 11.1.2.2 | simultaneous transfers, 5.5.4 | | source/sink connectivity, 5.12.4.4 | split transaction examples, A.1, A.2 | | synchronous data connectivity, 5.12.4.4.2 | split transaction notation for, 11.15 | | tearing down, 11.2.5 | stages, 2.0 glossary, 5.5 | | | STALL handshakes returned by control pipes, | | | 8.5.3.4 | | control transfers (continued) | CRCs | |------------------------------------------------|-------------------------------------------------------------------| | state machines, 8.5.1, 8.5.1.1, 8.5.2, 11.17.2 | in bulk transfers, 8.5.2 | | transaction format, 8.5.3 | corrupted CRCs, 10.2.6 | | transaction organization within IRPs, 5.11.2 | CRC16 handling, 11.15, 11.18.5, 11.20.3, | | USBD pipe mechanism responsibilities, | 11.20.4, 11.21.3, 11.21.4 | | 10.5.3.1.4 | CRC check failures, 11.15, 11.20.3, 11.20.4, | | variable-length data stage, 8.5.3.2 | 11.21.3, 11.21.4 | | converting split transactions, 11.14.1 | in data packets, 8.3.5.2, 8.4.4 | | corrupted transfers and requests | defined, 2.0 glossary | | in control transfers, 8.5.3 | in error detection, 8.7.1 | | corrupted ACK handshake, 8.5.3.3, 8.6.4 | overview, 8.3.5 | | corrupted CRCs, 10.2.6 | protection in isochronous transfers, 5.12.7 | | corrupted IN tokens, 8.4.6.1 | resending, 8.6.4 | | corrupted PIDs, 8.3.1 | in token packets, 8.3.5.1, 8.4.1 | | | 맛있다. '해가가 하면 하나 무슨 그렇게 하다가 하면 하는 하는 것이 되었다면 하다 하는 하는 하는 것들이 가장하다. | | corrupted SOF packets in isochronous | USB robustness and, 4.5, 4.5.1 | | transfers, 5.12.6 | cross-over points of data lines, 7.1.13.2.1 | | in data toggle, 8.6.3 | cross-over voltage in signaling, 7.1.2.1 | | error detection and recovery, 8.7 to 8.7.4 | crystal capacitive loading, 7.1.11 | | function response to OUT transactions, | CSPLIT (complete-split transactions). See | | 8.4.6.3 | complete-split transactions | | host response to IN transactions, 8.4.6.2 | CTI, 2.0 glossary, 3.1 | | NAK or STALL handshake, 8.6.3 | current | | costs of implementation, 3.3 | current averaging profile, 7.2.3 | | C_PORT_CONNECTION | current spikes during suspend/resume, 7.2.3 | | clearing, 11.24.2.2 | high-speed current driver, 7.1 Table 7-1 | | defined, 11.24.2.7.2.1 | high-speed signaling and, 7.1.1.3 | | hub class feature selectors, 11.24.2 | supply current, 7.3.2 Table 7-7 | | Port Change field, 11.24.2.7.2 | current frame in hub timing, 11.2.3.1 | | port status changes, 11.24.2.7.1.10 | current limiting | | SetPortFeature() request, 11.24.2.13 | bus-powered hubs, 7.2.1.1 | | C_PORT_ENABLE | dynamic attach and detach, 7.2.4.1 | | ClearPortFeature() request, 11.24.2.2 | in over-current conditions, 11.12.5 | | defined, 11.24.2.7.2.2 | power control during suspend/resume, 7.2.3 | | hub class feature selectors, 11.24.2 | remote wakeup and, 7.2.3 | | Port Change field, 11.24.2.7.2 | self-powered functions, 7.2.1.5 | | SetPortFeature() request, 11.24.2.13 | cyclic redundancy check. See CRCs | | C_PORT_OVER_CURRENT | Б. | | clearing, 11.24.2.2 | D | | defined, 11.24.2.7.2.4 | D+ or D- lines | | hub class feature selectors, 11.24.2 | average voltage, 7.1.2.1 | | over-current conditions, 11.11.1, 11.12.5 | high-speed signaling and, 7.1, 7.1.1.3 | | Port Change field, 11.24.2.7.2 | impedance, 7.1.6.1 | | SetPortFeature() request, 11.24.2.13 | pull-up resistors and, 7.1 | | C_PORT_RESET | signaling levels and, 7.1.7.1 | | clearing, 11.24.2.2 | signal termination, 7.1.5.1 | | defined, 11.24.2.7.2.5 | during signal transitions, 7.1.4.1 | | hub class feature selectors, 11.24.2 | single-ended capacitance, 7.1.1.2 | | Port Change field, 11.24.2.7.2 | standardized contact terminating | | SetPortFeature() request, 11.24.2.13 | assignments, 6.5.2 | | C_PORT_SUSPEND | test mode, 7.1.20 | | clearing, 11.24.2.2 | data | | defined, 11.24.2.7.2.3 | data defined, 5.12.4 | | hub class feature selectors, 11.24.2 | data encoding/decoding, 7.1.8 | | Port Change field, 11.24.2.7.2 | data prebuffering, 5.12.5 | | resume conditions and, 11.4.4 | data processing role of Host Controller, 10.2.4 | | SetPortFeature() request 11.24.2.13 | Taka processing release tribut controller, release | | DATAU/DATAT/DATAZ PIDS | data rates (continued) | |----------------------------------------------------|---------------------------------------------------| | in bulk transfers, 5.8.5, 8.5.2 | low-speed source electrical characteristics, | | comparing sequence bits, 8.6.2 | 7.3.2 Table 7-10 | | in control transfers, 8.5.3 | overview, 7.1.11 | | in data packets, 8.4.4 | sample clock and, 5.12.2 | | high-bandwidth transactions and, 5.9.1, 5.9.2 | synchronous endpoints, 5.12.4.1.2 | | high-speed DATA2 PIDs, 8.3.1 Table 8-1 | data recovery unit, 11.7.1.2 | | in interrupt transactions, 5.7.5, 8.5.4, 11.20.4 | data retry indicators in control transfers, 5.5.5 | | synchronization and, 8.6 | data sequences | | Transaction Translator response generation, | bulk transfers, 5.8.5 | | 11.18.5 | control transfers, 5.5.5 | | data field in packets, 8.3.4, 8.4.4 | interrupt transfers, 5.7.5 | | data flow model. See transfers | isochronous transfers, 5.6.5 | | data flow types. See transfer types | data signaling, 7.1.7.4 to 7.1.7.4.2 | | data formats. See also specific types of transfers | data signal rise and fall time. See rise and fall | | bulk transfers, 5.8.1 | times | | control transfers, 5.5.1 | data source jitter, 7.1.13.1 to 7.1.13.1.2, | | interrupt transfers, 5.7.1 | 7.1.14.2, 7.1.15.1 | | isochronous transfers, 5.6.1, 5.12.4 | data source signaling, 7.1.13 to 7.1.13.2.2 | | overview, 5.4 | Data stage | | Data J state. See J bus state | | | | in control transfers, 5.5, 5.5.5, 8.5.3 | | Data K bus state. See K bus state | error handling on last data transaction, 8.5.3.3 | | data packets | length of data, 9.3.5 | | bus protocol overview, 4.4 | packet size constraints, 5.5.3 | | data CRCs, 8.3.5.2 | variable-length data stages, 8.5.3.2 | | in isochronous transfers, 8.5.5 | data toggle | | packet field formats, 8.3 to 8.3.5.2 | bulk transfers, 5.8.5 | | packet overview, 8.4.4 | in bulk transfers, 8.5.2 | | spreading over several frames, 5.5.4 | corrupted ACK handshake, 8.6.4 | | data payload | data corrupted or not accepted, 8.6.3 | | bulk transfers, 5.8.3 | in data packets, 8.4.4 | | calculating transaction times, 5.11.3 | data toggle sequencing, 8.5.5 | | defined, 5.3.2 | high bandwidth transactions and, 5.9.1 | | interrupt transfers, 5.7.3 | initialization via SETUP token, 8.6.1 | | isochronous transfers, 5.6.3 | in interrupt transactions, 8.5.4 | | maximum sizes, 8.4.4 | interrupt transfers and, 5.7.5 | | non-zero data payload, 5.6.3 | low-speed transactions, 8.6.5 | | packet size constraints, 5.5.3, 5.6.3 | overview, 8.6 | | data phases | successful data transactions, 8.6.2 | | aborting, 11.18.6.1 | data transfers. See data packets; Data stage; | | transaction notation for, 11.15 | transfers | | data PIDs. See DATA0/DATA1/DATA2 PIDs; | DC electrical characteristics, 7.3.2 Table 7-7 | | DATA0/DATA1 PIDs; MDATA PIDs | DC output voltage specifications, 7.1.6.2 | | data rates | DC resistance of plugs, 6.6.3 | | adaptive endpoints, 5.12.4.1.3 | debounce intervals in connection events, 7.1.7.3 | | asynchronous endpoints, 5.12.4.1.1 | debouncing connections, 11.8.2 | | in buffering calculations, 5.12.8 | declarations in state machines | | data-rate tolerance, 7.1.11 | global declarations, B.1 | | defined, 5.12.4 | Host Controller declarations, B.2 | | in electrical specifications overview, 4.2.1 | Transaction Translator declarations, B.3 | | feedback for isochronous transfers, 5.12.4.2 | decoupling capacitance, 7.3.2 Table 7-7 | | full-speed source electrical characteristics, | default addresses of devices, 2.0 glossary, | | 7.3.2 Table 7-9 | 9.1.1.4, 10.5.1.1 | | high-speed source electrical characteristics, | Default bus state, 7.1.7.5 | | 7.3.2 Table 7-8 | | | | | | Default Control Pipe | detaching devices. See dynamic insertion and | |--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | in bus enumeration process, 9.1.2 | removal | | in communication flow, 5.3 | detecting connect and disconnect conditions, | | control transfer packet size constraints, 5.5.3 | 7.1.7.3, 7.1.20 | | defined, 4.4, 5.3.2 | detecting errors. See error detection and | | endpoint zero requirements, 5.3.1.1 | handling | | as message pipe, 5.3.2.2 | detecting hub and port status changes, 7.1.7.5, | | size description in descriptors, 9.6.1 | 11.12.2, 11.12.3, 11.12.4 | | Default device state | detecting over-current conditions, 7.2.1.2.1 | | overview, 9.1.1.3 | detecting speed of devices. See speed detection | | standard device requests and, 9.4.1 to 9.4.11 | Detection mechanism, 7.1.5.2 | | visible device state table, 9.1.1 Table 9-1 | Dev_Do_BCINTI state machine, 8.5.2 Figure 8- | | default pipes, 2.0 glossary, 10.5.1.2.1 | 34 | | delays. See cable delay; differential delay; | Dev_Do_BCINTO state machine, 8.5.2 Figure 8- | | propagation delay | 32 | | delivery rates in isochronous transfers, 4.7.4 | Dev_Do_IN state machine, 8.5 Figure 8-25 | | DEOP signal/event, 11.7.2.3 Table 11-11 | Dev_Do_IsochI state machine, 8.5.5 Figure 8-43 | | descriptor index, 9.4.3, 9.4.8 | Dev_Do_IsochO state machine, 8.5.5 Figure 8- | | descriptors | 41 | | accessing, 11.23.1 | Dev_Do_OUT state machine, 8.5 Figure 8-24 | | in bus enumeration process, 9.1.2 | Dev_HS_BCO state machine, 8.5.1.1 Figure 8- | | class-specific descriptors, 9.5, 11.23.2.1 | 29 | | configuration descriptors, 9.6.3, 9.6.4, 10.3.1, | Dev_HS_ping state machine, 8.5.1.1 Figure 8-28 | | 10.5.2.4 | device addresses, 2.0 glossary. See also | | control transfers and, 5.5, 5.5.3 | addresses; devices | | defined, 9.5 | device classes. See also USB device framework | | descriptor index, 9.4.3, 9.4.8 | class codes, 9.2.3 | | device class definitions, 9.7, 9.7.1 | defined, 4.8 | | device descriptors, 9.4 Table 9-5, 9.6.1 to | descriptors, 9.2.3, 9.6.1, 9.7 | | 9.6.5 | device characteristics, 4.8.1 | | endpoint descriptors, 9.6.6 | device class definitions, 9.7 | | getting descriptors, 9.4.3, 10.5.2.3 | device qualifier descriptors, 9.6.2 | | hub descriptors, 11.23 to 11.23.2.1, 11.24.2.5, | getting class-specific descriptors, 9.5 | | 11.24.2.10 | hub class-specific requests, 11.24.2 to | | interface descriptors, 9.2.3, 9.6.5 | 11.24.2.13 | | isochronous transfer capabilities, 5.12 | interfaces and endpoint usage, 9.7.2 | | listing remote wakeup capabilities, 9.2.5.2 | requests, 9.7.3 | | other speed configuration descriptor, 9.6.4 | standard, class, and vendor information, 4.8.1 | | overview, 9.5 to 9.7.3 | Device Class Specification for Audio Devices | | setting descriptors, 5.3.1.1, 9.4.8, 10.5.2.12 | Revision 1.0, 9.6 | | speed dependent descriptors, 9.2.6.6, 9.6.4 | DEVICE descriptor, 9.4 Table 9-5 | | string descriptors, 9.6.7 | device descriptors | | USBDI mechanisms for getting descriptors, | descriptor types, 9.4 Table 9-5 | | 10.5.2.3 | device class descriptors, 9.2.3, 9.7 | | vendor-specific descriptors, 9.5 | device qualifier descriptors, 9.6.2 | | deserialization of transmissions, 10.2.2 | GetDescriptor() request, 9.4.3 | | detachable cables | getting class-specific descriptors, 9.5 | | cable delay, 7.1.16 | hubs, 11.23.1 | | connectors and, 6.2 | overview, 9.6.1 | | detachable cable assemblies, 6.4.1 | speed dependent descriptors, 9.2.6.6 | | inter-packet delay and, 7.1.18.1 | standard definitions, 9.6.1 to 9.6.5 | | low-speed detachable cables, 6.4.4 | device drivers, 5.12.4.4, 10.3.1 | | maximum capacitance, 7.1.6.1 | device endpoints, 2.0 glossary, 5.3.1.1. See also | | termination, 7.1.5.1 | endpoints | | voltage drop budget, 7.2.2 | device-initiated resume. See remote wakeup | | detached devices, 9.1.1.1, 9.1.2 | an and an anticontraction of the second seco | | Device layer | devices (continued) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | descriptors, 9.5 to 9.7.3 | power distribution, 7.2.1, 9.2.5 | | device states, 9.1 to 9.1.2 | bus-powered devices, 4.3.1, 7.2.1.1 | | generic USB device operations, 9.2 to 9.2.7 | dynamic attach and detach, 7.2.4 to 7.2.4.2 | | standard device requests, 9.4 to 9.4.11 | high-power bus-powered functions, 7.2.1.4 | | in USB device framework, 9 | low-power bus-powered functions, 7.2.1.3 | | USB device requests, 9.3 to 9.3.5 | power supply and, 4.3.1 | | Device_Process_trans state machine, 8.5 Figure | self-powered devices, 4.3.1, 7.2.1.2, 7.2.1.5 | | 8-23 | suspend/resume conditions, 7.2.3 | | device qualifier descriptors, 9.2.6.6, 9.4.3, 9.4 | voltage drop budget, 7.2.2 | | Table 9-5, 9.6.1, 9.6.2 | requests | | Device release numbers, 9.6.1 | host communication, 10.1.1 | | DEVICE_REMOTE_WAKEUP, 9.4 Table 9-6 | | | | request errors, 9.2.7 | | DeviceRemovable field (hub descriptors), | request processing, 9.2.6 to 9.2.6.6 | | 11.23.2.1 | standard device requests, 9.4 to 9.4.11 | | device resources, 2.0 glossary. See also buffers; | USB device requests, 9.3 to 9.3.5 | | endpoints | state machines, 8.5, 8.5.2, 8.5.5 | | devices. See also USB device framework | status | | address assignment, 9.1.2, 9.2.2 | device states, 9.1 to 9.1.2, 11.12.2 | | characteristics and configuration (See also | getting device status, 9.4.5 | | device descriptors) | getting port status, 11.24.2.7.1.1 | | configuration, 4.8.2.2, 9.2.3 | subtree devices after wakeup, 10.5.4.5 | | data-rate tolerance, 7.1.11 | turn-around timers, 8.7.2 | | descriptors, 9.5 to 9.7.3, 9.6.1 | types of devices | | device characteristics, 4.8.1 | composite devices, 5.2.3 | | device classes, 4.8, 9.7 | compound devices, 4.8.2.2, 5.2.3 | | device descriptions, 4.8.2 to 4.8.2.1 | functions, 4.8.2.2 | | device speed, 7.1.5 to 7.1.5.2, 7.1.7.3, | hubs, 4.8.2.1 | | 11.8.2 | mapping physical and virtual devices, | | host role in configuration, 10.3.1 | 5.12.4.4 | | optional endpoints, 5.3.1.2 | virtual devices, 2.0 glossary | | USBD role in configuration, 10.5.4.1 to | in USB topology, 4.1.1.2, 5.2, 5.2.2, 9.0 | | 10.5.4.1.4 | device software, defined, 2.0 glossary | | data transfer, 9.2.4 | device state machines, 8.5. See also specific | | communication flow requirements, 5.3 | state machines under Dev_ | | control transfers and, 5.5 | diameter of cables, 6.6.2 | | detailed communication flow illustrated, 5.3 | diamond symbols in state machines, 8.5, 11.15 | | differing bus access for transfers, 5.11 | dielectric withstanding voltage standards, 6.7 | | jitter budget table, 7.1.15.1 | Table 6-7 | | PING flow control, 8.5.1, 8.5.1.1 | Differential 0 bus state, 7.1.7.2 | | response to IN transactions, 8.4.6.1 | Differential 1 bus state, 7.1.7.1, 7.1.7.2 | | response to OUT transactions, 8.4.6.3 | Differential 2 bus state, 7.1.7.1 | | response to SETUP transactions, 8.4.6.4 | differential data jitter, 7.3.3 Figure 7-49, 7.3.3 | | role in bulk transfers, 8.5.2 | Figure 7-52 | | device event timings, 7.3.2 Table 7-14 | differential delay, 7.3.2 Table 7-11, 7.3.3 Figure | | devices defined, 2.0 glossary | 7-52 | | device state machines, 8.5 | differential-ended components in upstream | | dynamic attach and detach, 9.2.1 | ports, 11.6.1, 11.6.2 | | power distribution, 7.2.4 to 7.2.4.2 | differential envelope detectors, 7.1 | | removing, 10.5.2.6, 10.5.4.1.4 | differential input receivers, 1, 7.1, 7.1.4.1, 7.1.6, | | USBDI mechanisms, 10.5.2.5, 10.5.2.6 | 7.1 Table 7-1 | | generic USB device operations, 9.2 to 9.2.7 | differential output drivers, USBD as, 7.1.1 | | port indicators, 11.5.3 to 11.5.3.1 | differential signaling, 7.1.7.1, 7.1.7.2, 7.1.7.4.1 | | The control of the state of the control of the control of the state | differential termination impedance, 7.1.6.2 | | | differential-to-EOP transition skew, 7.3.3 Figure | | | 7-50 |