## **EXHIBIT A** | TEDM/DIDACE | CONSTRUCTION | COURT'S | |-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | TERM/PHRASE 'memory system" | 'a system capable of retaining data" | CONSTRUCTION [AGREED] | | 'memory device" | "integrated circuit or chip" | [AGREED] | | 'a plurality of<br>volatile solid state<br>memory device" | "two or more memory devices in the memory system into which data may be written or from which data may be retrieved that retain information while an electrical power source, having a predetermined voltage range, is applied to the memory devices and when the voltage reaches a predetermined threshold outside of that range, the memory devices will no longer retain their current state of information" | [AGREED] | | "selectively electrically isolating said memory devices from respective address lines and respective control lines" | "inhibiting signals on the respective address and respective control lines from the memory devices such that signals on those lines do not arrive at the memory devices" | [AGREED] | | 'any signals received on said respective address lines and respective control lines do not reach said memory devices" | any signals received on the respective address lines and respective control lines do not arrive at the memory devices" | [AGREED] | | 'address lines" | "lines that carry signals specifying a memory location to be accessed" | [AGREED] | | 'control signals" | "signals that control the sequence of addressing and the memory mode" | [AGREED] | | 'control lines" | "lines that carry control signals" | [AGREED] | | "determining<br>when said<br>memory system is<br>not being<br>accessed" | "determining when there are no pending requests to retrieve information from or save information to a memory device of the memory system" | [AGREED] | ## Case 4:16-cv-03195 Document 48-1 Filed in TXSD on 02/16/18 Page 3 of 3 | "for initiating a<br>low power mode<br>for said memory<br>system" | "when it is determined that said<br>memory system is not being accessed,<br>initiating a low power mode for said<br>memory system" | [AGREED] | |--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | "low power<br>mode" | "the memory device is in a state<br>whereby it is in self refresh mode and<br>is unable to respond to memory<br>requests including read and write<br>requests" | [AGREED] | | "said control<br>device<br>electrically<br>isolates said<br>memory devices<br>and places said<br>memory devices<br>in said self<br>refresh mode" | "the control device isolates the respective address and respective control lines from the memory devices such that any signals received on the respective address lines and respective control lines do not arrive at the memory devices and the control device places the memory devices in the self refresh mode" | [AGREED] | | "self refresh<br>mode" | "mode in which the volatile solid state<br>memory device is capable of maintaining<br>the state of the data retained by it by<br>generating signals that refresh the data<br>within its memory array" | [AGREED] |