

US005960270A

## United States Patent [19]

Misra et al.

[11] Patent Number: 5,960,270 [45] Date of Patent: Sep. 28, 1999

| [54]                  | METHOD FOR FORMING AN MOS<br>TRANSISTOR HAVING A METALLIC GATE<br>ELECTRODE THAT IS FORMED AFTER<br>THE FORMATION OF SELF-ALIGNED<br>SOURCE AND DRAIN REGIONS |  |  |  |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| [75]                  | Inventors: Veena Misra; Suresh Venkatesan;<br>Christopher C. Hobbs; Brad Smith;<br>Jeffrey S. Cope; Earnest B. Wilson,<br>all of Austin, Tex.                 |  |  |  |
| [73]                  | Assignee: Motorola, Inc., Schaumburg, Ill.                                                                                                                    |  |  |  |
| [21]                  | Appl. No.: 08/907,990                                                                                                                                         |  |  |  |
| [22]                  | Filed: Aug. 11, 1997                                                                                                                                          |  |  |  |
| [51]                  | Int. Cl. 6                                                                                                                                                    |  |  |  |
| [52]                  | <b>U.S. Cl.</b>                                                                                                                                               |  |  |  |
| [58]                  | Field of Search                                                                                                                                               |  |  |  |
|                       | 438/586, 595, 596                                                                                                                                             |  |  |  |
| [56]                  | References Cited                                                                                                                                              |  |  |  |
| U.S. PATENT DOCUMENTS |                                                                                                                                                               |  |  |  |

5,391,510 2/1995 Hsu et al. ...... 437/44

| 5,393,681 | 2/1995 | Witek et al  | 437/40 |
|-----------|--------|--------------|--------|
| 5,434,093 | 7/1995 | Chau et al   | 437/41 |
| 5,447,874 | 9/1995 | Grivna et al | 437/40 |
| 5,716,861 | 2/1998 | Moslehi      | 437/40 |

Primary Examiner—John F. Niebling Assistant Examiner—Lynne A. Gurley Attorney, Agent, or Firm—Keith E. Witek

#### [57] ABSTRACT

A method for forming a metal gate MOS transistor begins by forming source and drain electrodes (26, 28, and/or 118) within a substrate (12 or 102). These source and drain regions (26, 28, and 118) are self-aligned to a lithographically-patterned feature (24 or 108). After formation of the source and drain regions, the features (24 and 108 are processed to fill these features with a metallic gate layer (28a or 128a). This metal layer (28a or 128a) is then chemically mechanically polished (CMPed) to form a metallic plug region (28b or 128b) within the features (24 or 108). The plug region (28b or 128b) is formed in either an inlaid or dual inlaid manner wherein this metallic plug region (28b or 128b) is self-aligned to the previously formed source and drain regions and preferably functions as a metal MOS gate region.

#### 43 Claims, 8 Drawing Sheets











FIG.1

Sep. 28, 1999









FIG.4

Sep. 28, 1999



FIG.5



FIG.6





FIG.10

Sep. 28, 1999



FIG.11



FIG.12

# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

## **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

## **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

