| Paper | No. |  |
|-------|-----|--|
|       |     |  |

# UNITED STATES PATENT AND TRADEMARK OFFICE ————— BEFORE THE PATENT TRIAL AND APPEAL BOARD ———— TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD, Petitioner,

v.

GODO KAISHA IP BRIDGE 1,
Patent Owner.

IPR2017-01841<sup>1</sup> Patent 7,893,501

#### DECLARATION OF ALEXANDER D. GLEW

IP Bridge Exhibit 2007
TSMC v. Codo Kaisha IP Bridge 1



<sup>&</sup>lt;sup>1</sup> Case IPR2017-01842 has been consolidated with this proceeding.

# **TABLE OF CONTENTS**

| I.    | PERS                                                                                           | SONA   | L AND PROFESSIONAL BACKGROUND                                                                                                                                                             | 1  |
|-------|------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| II.   | MATERIALS REVIEWED AND CONSIDERED                                                              |        |                                                                                                                                                                                           | 4  |
| III.  | MY U                                                                                           | JNDE   | RSTANDING OF PATENT LAW                                                                                                                                                                   | 6  |
|       | A.                                                                                             | Obvio  | ousness                                                                                                                                                                                   | 8  |
| IV.   | THE                                                                                            | '501 P | PATENT                                                                                                                                                                                    | 9  |
|       | A.                                                                                             | The F  | Protruding Gate Electrode                                                                                                                                                                 | 19 |
|       | B.                                                                                             |        | Protruding Gate Electrode Reduces Parasitic Capacitance een the Gate Electrode and the Source/Drain Contacts                                                                              | 22 |
|       | C.                                                                                             |        | Claims Were Narrowed to Distinguish Gate Electrodes that of Protrude                                                                                                                      | 27 |
| V.    | THE                                                                                            | CHAL   | LENGED CLAIMS                                                                                                                                                                             | 28 |
| VI.   | LEVI                                                                                           | EL OF  | ORDINARY SKILL IN THE ART                                                                                                                                                                 | 29 |
| VII.  | CLAIM INTERPRETATION                                                                           |        | 30                                                                                                                                                                                        |    |
|       | A. "wherein the MISFET includes: an active region made of a semiconductor substrate" (claim 1) |        | 30                                                                                                                                                                                        |    |
|       |                                                                                                | 1.     | The Petitions and Petitioner's Expert Consistently Characterize the Active Region as an Area of the Semiconductor Substrate Defined by an Isolation Region Where the Transistor Is Formed | 30 |
|       |                                                                                                | 2.     | The '501 Patent Specification Describes an Active Region as an Area of the Semiconductor Substrate Defined by an Isolation Region Where the Transistor is Formed                          | 33 |
|       |                                                                                                | 3.     | The Specification's Use Is Consistent with the Ordinary Meaning of a Transistor's "Active Region"                                                                                         | 39 |
| VIII. | THE CHALLENGED CLAIMS WOULD NOT HAVE BEEN OBVIOUS                                              |        |                                                                                                                                                                                           | 15 |
|       | ОБ v.<br>А.                                                                                    |        | view of Igarashi                                                                                                                                                                          |    |
|       | В.                                                                                             |        | view of Woerlee                                                                                                                                                                           |    |
|       |                                                                                                |        |                                                                                                                                                                                           | 49 |
|       | C.                                                                                             |        | garashi/Woerlee Device Does Not Comprise a MISFET ncludes an "Active Region"                                                                                                              | 51 |



| 1. | _            | Igarashi's Fifth Embodiment Does Not Disclose Isolation Regions5                                                                                                                 |    |  |
|----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|
|    | a.           | Igarashi Does Not Teach that the Fifth Embodiment (Fig. 12) Includes Isolation Regions                                                                                           | 51 |  |
|    | b.           | Isolation Regions Would Not Have Been Inherent in the Fifth Embodiment of Igarashi                                                                                               | 59 |  |
|    | c.           | The Rationale in the Institution Decision Has Two Critical Mistakes                                                                                                              | 62 |  |
|    | d.           | Igarashi's Fifth Embodiment Could Not Have<br>Been Modified to Achieve Isolation of Each<br>Transistor as Taught for Igarashi's First<br>Embodiment                              | 67 |  |
|    | e.           | Woerlee Does Not Teach Where in the Horizontal Direction to Place Isolation Regions around a Multi-Transistor Device Like Igarashi's Fifth Embodiment                            | 69 |  |
| 2. | Petit<br>Ove | n If Igarashi Is Considered to Teach What the tions Allege, All Challenged Claims Distinguish r the Petitioner's Alleged Igarashi/Woerlee abination                              | 71 |  |
|    | a.           | Petitioner Failed to Demonstrate How and Why<br>Any MISFET in the Igarashi/Woerlee<br>Combination Includes an "Active Region"<br>Meeting the Agreed-Upon BRI                     | 72 |  |
|    | b.           | There Are Not Two Active Regions Bounded by the Alleged Isolation Region                                                                                                         | 75 |  |
|    | c.           | No Transistor Includes the Region Bounded by the Alleged Isolation Region in the Petitions' Modified Igarashi Fig. 12, So There Is Not One Active Region                         | 80 |  |
|    | d.           | Interpreting Claim 1 to Require That the Active Region Include Only a Single Transistor Is the Only Interpretation Supported by the Record and Consistent with the Specification | 85 |  |
| 3. |              | clusion - Petitioner Fails to Identify a Region That tests the Agreed-Upon BRI of "Active Region"                                                                                | 88 |  |



|     | D.   | None of Dependent Claims 4-7, 9-12, 14-19, 21, and 23-25<br>Would Have Been Obvious Over Igarashi and Woerlee                               | 89 |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------|----|
|     |      | 1. For the Same Reasons Set Forth Above with Respect to Claim 1, the Dependent Claims Would Not Have Been Obvious Over Igarashi and Woerlee | 89 |
|     | E.   | Claim 13 Is Not Rendered Obvious by Igarashi, Woerlee, and Hokazono                                                                         | 91 |
| IX. | CON  | NCLUSION                                                                                                                                    | 92 |
| X   | SIGI | NATURE.                                                                                                                                     | 92 |



## I, Alexander D. Glew, declare:

1. I have been retained by Wolf, Greenfield & Sacks, P.C., counsel for Patent Owner Godo Kaisha IP Bridge 1 ("IP Bridge"), to submit this declaration in connection with the *Inter Partes* Review of claims 1, 4-7, 9-19, 21, and 23-25 of U.S. Patent No. 7,893,501 ("the '501 patent").<sup>2</sup> I am being compensated for my time at a rate of \$515.00 per hour, plus actual expenses. My compensation is not dependent in any way upon the outcome of the Petition.

### I. PERSONAL AND PROFESSIONAL BACKGROUND

- 2. My curriculum vitae is provided as Exhibit 2008 to this proceeding.
- 3. I earned a B.S. degree in Mechanical Engineering from the University of California, Berkeley in 1985, a M.S. degree in Mechanical Engineering from the University of California, Berkeley in 1987, a M.S. degree in Materials Science and Engineering from Stanford University in 1995, and a Ph.D. in Materials Science and Engineering from Stanford University in 2003.



<sup>&</sup>lt;sup>2</sup> Unless otherwise specified with the "-1842" prefix, references to exhibits and papers herein are to those filed in IPR2017-01841. Pin cites are not provided for the -1842 Petition or Dr. Shanfield's -1842 declaration (Ex.-1102) where the arguments are the same as for the -1841 Petition or Dr. Shanfield's -1841 declaration (Ex.-1002).

# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

# **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

# **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

#### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

## **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

