| UNITED STATES PATENT AND TRADEMARK OFFICE |
|-------------------------------------------|
| BEFORE THE PATENT TRIAL AND APPEAL BOARD  |
| CAVIUM, INC. Petitioner                   |

V.

ALACRITECH, INC. Patent Owner

Case IPR. No. **Unassigned**U.S. Patent No. 8,850,948
Title: INTELLIGENT NETWORK INTERFACE SYSTEM AND METHOD FOR PROTOCOL PROCESSING

Declaration of Robert Horst, Ph.D. in Support of Petition for *Inter Partes* Review of U.S. Patent No. 8,850,948



## **TABLE OF CONTENTS**

|      |                                              |                                                      |                                        | Page |  |  |
|------|----------------------------------------------|------------------------------------------------------|----------------------------------------|------|--|--|
| I.   | I                                            | INTRODUCTION AND QUALIFICATIONS                      |                                        |      |  |  |
| II.  | N                                            | MATERIALS RELIED ON IN FORMING MY OPINION            |                                        |      |  |  |
| III. | J                                            | UNDERSTANDING OF THE GOVERNING LAW                   |                                        |      |  |  |
|      | A.                                           | Invalidity by Anticipation                           |                                        |      |  |  |
|      | B.                                           | Inva                                                 | Invalidity by Obviousness              |      |  |  |
| IV.  | Ι                                            | LEVEL OF ORDINARY SKILL IN THE ART                   |                                        |      |  |  |
| V.   |                                              | STATE OF THE ART AND OVERVIEW OF TECHNOLOGY AT ISSUE |                                        |      |  |  |
|      | A. Layered Network Protocols                 |                                                      |                                        | 8    |  |  |
|      |                                              | 1.                                                   | OSI Layers                             | 8    |  |  |
|      |                                              | 2.                                                   | TCP/IP Layers                          | 8    |  |  |
|      | B. TCP/IP                                    |                                                      | P/IP                                   | 10   |  |  |
|      |                                              | 1.                                                   | Encapsulation                          | 12   |  |  |
|      |                                              | 2.                                                   | Ethernet Header                        | 14   |  |  |
|      |                                              | 3.                                                   | IP Header                              | 16   |  |  |
|      |                                              | 4.                                                   | TCP header                             | 17   |  |  |
|      |                                              | 5.                                                   | Application Data                       | 22   |  |  |
|      |                                              | 6.                                                   | RFC 793 – TCP Specification            | 22   |  |  |
|      | B. Protocol Offload and Fast-Path Processing |                                                      | tocol Offload and Fast-Path Processing | 22   |  |  |
|      |                                              | 1.                                                   | RFC 647 – Front-Ending                 | 23   |  |  |
|      |                                              | 2.                                                   | RFC 929 – Outboard Processing          | 24   |  |  |
|      |                                              | 3.                                                   | Mediation Levels.                      | 25   |  |  |
|      | C. Offloaded Protocols                       |                                                      |                                        | 28   |  |  |
|      |                                              | 1.                                                   | OSI Protocol Offload                   | 28   |  |  |
|      |                                              | 2.                                                   | TCP/IP Protocol Offload                | 28   |  |  |
|      |                                              | 3.                                                   | VMTP and XTP Protocol Offload          | 28   |  |  |
|      |                                              | 4.                                                   | Multi-Protocol Offload                 | 29   |  |  |



|       | D.                                                | Portions of the Protocol Offloaded                                                                     |                                                            |    |  |  |
|-------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----|--|--|
|       |                                                   | 1. Chec                                                                                                | ksum Offload                                               | 30 |  |  |
|       |                                                   | 2. Full                                                                                                | Offload                                                    | 30 |  |  |
|       |                                                   | 3. Mult                                                                                                | i-Level Offload                                            | 31 |  |  |
|       |                                                   | 4. Head                                                                                                | ler Prediction                                             | 31 |  |  |
|       | E.                                                | Offload Implementation                                                                                 |                                                            | 34 |  |  |
|       |                                                   | 1. Mult                                                                                                | iprocessor Offload                                         | 34 |  |  |
|       |                                                   | 2. Offlo                                                                                               | oad Adapters based on Microprocessors                      | 36 |  |  |
|       |                                                   |                                                                                                        | oad Adapters based on Custom Processors or Custom          | 37 |  |  |
|       | F.                                                | F. Protocol Offload Summary                                                                            |                                                            |    |  |  |
|       | G.                                                | Additional Background Technology                                                                       |                                                            |    |  |  |
|       |                                                   | 1. DMA                                                                                                 | <b>\</b>                                                   | 41 |  |  |
|       |                                                   | 2. Virtu                                                                                               | al and Physical Memory Addresses                           | 43 |  |  |
| VI.   | (                                                 | OVERVIEW (                                                                                             | OF 948 PATENT                                              | 45 |  |  |
| VII.  | 948 PATENT PROSECUTION HISTORY                    |                                                                                                        |                                                            |    |  |  |
| VIII. | (                                                 | CLAIM CONS                                                                                             | STRUCTIONS                                                 | 49 |  |  |
|       | A.                                                | Legal Stand                                                                                            | dard                                                       | 49 |  |  |
| IX.   | THE PRIOR ART                                     |                                                                                                        |                                                            |    |  |  |
|       | A.                                                | Thia: Thia, A Reduced Operation Protocol Engine (ROPE) for a mulitple-layer bypass architecture (1995) |                                                            | 50 |  |  |
|       | В.                                                | Tanenbaum96: A. Tanenbaum, Computer Networks, 3rd ed. (1996)                                           |                                                            |    |  |  |
|       | C.                                                | Stevens2: S                                                                                            | Stevens2: Stevens, TCP-IP Illustrated, Vol. 2              |    |  |  |
| X.    | Obviousness Combinations – Motivations To Combine |                                                                                                        |                                                            | 71 |  |  |
|       | A. Thia in Combination with Tanenbaum96           |                                                                                                        |                                                            | 71 |  |  |
|       | B.                                                |                                                                                                        | mbination with Tanenbaum96 and further in on with Stevens2 | 75 |  |  |
| ΧI    |                                                   | GROUNDS O                                                                                              | F INVALIDITY                                               | 77 |  |  |



Petition for *Inter Partes* Review of 8,850,948 Ex. 1003 ("Horst Decl.")

I, Robert Horst, hereby declare as follows:

I. INTRODUCTION AND QUALIFICATIONS

> 1. My name is Robert Horst. I have been retained on behalf of Petitioner

Cavium, Inc. ("Cavium") to provide this Declaration concerning technical subject

matter relevant to the petition for *inter partes* review ("Petition") concerning U.S.

Patent No. 8,850,948 (Ex.1001, the "948 Patent"). I reserve the right to

supplement this Declaration in response to additional evidence that may come to

light.

I am over 18 years of age. I have personal knowledge of the facts 2.

stated in this Declaration and could testify competently to them if asked to do so.

3. My compensation is not based on the resolution of this matter. My

findings are based on my education, experience, and background in the fields

discussed below.

I am an independent consultant with more than 30 years of expertise 4.

in the design and architecture of computer systems. My current curriculum vitae is

submitted as Exhibit 1004 and some highlights follow.

5. Currently, I am an independent consultant at HT Consulting where my

work includes consulting on technology and intellectual property. I have testified

as an expert witness and consultant in patent and intellectual property litigation as

well as *inter partes* reviews and re-examination proceedings.

Petition for Inter Partes Review of 8,850,948 Ex. 1003 ("Horst Decl.")

6. I earned my M.S. (1978) in electrical engineering and Ph.D. (1991) in

computer science from the University of Illinois at Urbana-Champaign after

earning my B.S. (1975) in electrical engineering from Bradley University. During

my master's program, I designed, constructed and debugged a shared memory

parallel microprocessor system. During my doctoral program, I designed and

simulated a massively parallel, multi-threaded task flow computer.

7. After receiving my bachelor's degree and while pursuing my master's

degree, I worked for Hewlett-Packard Co. While at Hewlett-Packard, I designed

the micro-sequencer and cache of the HP3000 Series 64 processor. From 1980 to

1999, I worked at Tandem Computers, which was acquired by Compaq Computers

in 1997. While at Tandem, I was a designer and architect of several generations of

fault-tolerant computer systems and was the principal architect of the NonStop

Cyclone superscalar processor. The system development work at Tandem also

included development of the ServerNet System Area Network and applications of

this network to fault tolerant systems and clusters of database servers.

8. Since leaving Compaq in 1999, I have worked with several

technology companies, including 3Ware, Network Appliance, Tibion, and AlterG

in the areas of network-attached storage and biomedical devices. From 2012 to

2015, I was Chief Technology Officer of Robotics at AlterG, Inc., where I worked

# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

# **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

