### CERTIFICATE OF TRANSLATION I Roger P. Lewis, whose address is 42 Bird Street North, Martinsburg WV 25401, declare and state the following: I am well acquainted with the English and Japanese languages and have in the past translated numerous English/Japanese documents of legal and/or technical content. I hereby certify that the Japanese translation of the attached document identified as: ### JP Hei. 11 [1999] – 075519 Part I is true, and that all statements of information and belief are believed to be true, and that these and similar statements are punishable by fines or imprisonment, or both, under Section 1001 of Title 18 of the United States Code. SINCERELY, ROGER P. LEWIS Date: June 30, 2016 [Document Name] Patent Application [Receipt Date] Hei.11. 3. 9 [March 9, 1999] Page:1/2 [Patent] Hei. 11 [1999] - 075519 (11. 3. 19) [Document Name] Patent Application [Docket Number] 2926400241 11<sup>th</sup> Year of Heisei, 3<sup>rd</sup> Month, 19<sup>th</sup> Day (Submission Date) [March 19, 1999] (Submitted To) Director General of the Patent Office [International Classification] H01L 21/3205 [Inventor] (Address or Residence) c/o Matsushita Electric Industry Co., Ltd. Number 1006 Ōaza Kadoma, Kadoma-shi, Ōsaka-fu (Name) Nobuo Aoi (Patent Applicant) [Identification Number] 000005821 (Name) Matsushita Electric Industry Co., Ltd. [Agent] [Identification Number] 00077931 [ Benrishi] [Name] Hiroshi MAEDA (Appointed Agent) [Identification Number] 100077931 (Benrishi) [Name] Hiroki OYAMA (Assertion of Priority Rights Based on Earlier Application) 10<sup>th</sup> Year of Heisei Pat. App. Number 79371 [Application Number] 10<sup>th</sup> Year of Heisei, 3<sup>rd</sup> Month, 26<sup>th</sup> Day (Application Date) [March 26, 1998] (Indication of Fee) [Deposit Account Number] 014409 [Monetary Amount Paid] ¥21,000 Index of Submitted Items I Name of Item **Specifications** Name of Item **Figures** [Document Name] Patent Application [Receipt Date] Hei.11. 3. 9 [March 9, 1999] [Patent] Hei. 11 [1999] - 075519 (11. 3. 19) Page:2/2 [Name of Item] Abstract [General Power of Attorney Number] 9601026 [Proofing – Required/Not Required] Required [Document Name] Specifications [Receipt Date] Hei.11. 3. 9 [March 9, 1999] [Patent] Hei. 11 [1999] – 075519 (11. 3. 19) Pages: 1/69 [Document Name] Specifications [Name of Invention] Formation Method of Wiring Structure [Scope of the Patent Claims] [Claim 1] A formation method of wiring structure that is characterized by the following: Process 1, by which a 1st insulating film is formed over the lower layer of metal wiring, and Process 2, by which a 2<sup>nd</sup> insulating film that differs in composition from the afore described 1<sup>st</sup> insulating film is formed over this 1<sup>st</sup> insulating film, and Process 3, by which a 3<sup>rd</sup> insulating film that differs in composition from the afore described 2<sup>nd</sup> insulating film is formed over this 2<sup>nd</sup> insulating film, and Process 4, by which a thin film is formed over the afore described 3<sup>rd</sup> insulating film, and Process 5, by which a 1<sup>st</sup> resist pattern that has opening(s) for forming wiring is formed over the afore described thin film, and Process 6, by which etching is performed vis-à-vis the afore described thin film whilst using the afore described 1<sup>st</sup> register pattern as a mask, thus forming from the afore described thin film a mask pattern that has opening(s) for forming wiring, and Process 7, by which a 2<sup>nd</sup> resist pattern that has opening(s) for contact hole formation is formed over the afore described 3<sup>rd</sup> insulating film, and Process 8, by which dry etching is performed vis-à-vis the afore described 3<sup>rd</sup> insulating film so that the etching conditions for the etching rate for the afore described 3<sup>rd</sup> insulating film vis-à-vis the 1<sup>st</sup> resist pattern and the 2<sup>nd</sup> resist patter is high whilst the etching rate vis-à-vis the afore described 2<sup>nd</sup> insulating film is low, so that together with pattern formation on the afore described 3<sup>rd</sup> insulating film of opening(s) for contact hole formation on this 3<sup>rd</sup> insulating film, and the total or partial removal of the afore described 1<sup>st</sup> resist pattern and the 2<sup>nd</sup> resist pattern, and Process 9, by which the etching conditions are such that the etching rate vis-à-vis the afore described 2<sup>nd</sup> insulating film is high, the etching rate vis-à-vis the 3<sup>rd</sup> insulating film is low, the patterning is in such a way as to form on the afore described 2<sup>nd</sup> insulating film contact hole formation opening(s) on this 2<sup>nd</sup> insulating film, with, as a mask, the afore described 3<sup>rd</sup> insulating film that has been patterned vis-à-vis the afore described 2<sup>nd</sup> insulating, and Process 11, by which, under etching [...] [...] conditions such that the etching rate vis-à-vis the afore described 1<sup>st</sup> insulating film and 3<sup>rd</sup> insulating film is high whilst the etching rate vis-à-vis the afore described mask pattern and 2<sup>nd</sup> insulating pattern is low, are conducted dry etching vis-à-vis the afore described 3<sup>rd</sup> insulating film as the afore described mask pattern and also conducting dry etching vis-à-vis the afore described 1<sup>st</sup> insulating pattern as the patterned afore described 2<sup>nd</sup> insulating film, resulting in the formation of the wiring groove(s) in the afore described 3<sup>rd</sup> insulating film together with the contact hole(s) in the afore described 1<sup>st</sup> insulating film, and Process 11, by which the filling of the afore described wiring groove(s) and contact hole(s) with a metal film so as to form the contact that connects the upper level metal wiring & the afore described lower level metal wiring and the afore described lower level metal wiring. [Claim 2] The formation method of wiring structure of Claim 1 that is characterized by the fact that it is further equipped with a process between the afore described Process 10 and Process 11 of the formation of an adhesive layer consisting of a metal film that is formed in the exposed portion(s) of the afore described wiring groove(s) in the afore describe 3<sup>rd</sup> insulating film and the exposed portion(s) of the afore described contact hole(s) of the afore described 1<sup>st</sup> insulating film. [Claim 3] The formation method of wiring structure described in Claim 1 that is characterized by the fact that the afore described 3<sup>rd</sup> insulating film is mainly composed of organic component(s). [Claim 4] The formation method of wiring structure described in Claim 3 that is characterized by the fact it includes the formation of the afore described 3<sup>rd</sup> insulating film by means of the CVD method wherein a perfluorodecalin containing reactive gas is used. [Claim 5] The formation method of wiring structure described in Claim 3 that is characterized by the fact that the afore described 1<sup>st</sup> insulating film is mainly composed of organic component(s). [Claim 6] The formation method of wiring structure of Claim 5 that is characterized by the fact that it is further equipped with a process between the afore described Process 10 and Process 11 of the formation of an adhesive layer by the plasma processing wherein nitrogen-containing reactive gas(es) is/are used on the exposed portion(s) of the afore described wiring groove(s) in the afore describe 3<sup>rd</sup> insulating film and the exposed portion(s) of the afore described contact hole(s) of the afore described 1<sup>st</sup> insulating film. [Claim 7] The formation method of wiring structure described in Claim 3 that is characterized by the fact it includes the formation of the afore described 1<sup>st</sup> insulating film by means of the CVD method wherein a perfluorodecalin containing reactive gas is used. [Claim 8] A formation method of wiring structure that is characterized by the following: Process 1, by which a 1st insulating film is formed over the lower layer of metal wiring, and [...] # DOCKET ## Explore Litigation Insights Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things. ## **Real-Time Litigation Alerts** Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend. Our comprehensive service means we can handle Federal, State, and Administrative courts across the country. ## **Advanced Docket Research** With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place. Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase. ## **Analytics At Your Fingertips** Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours. Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips. ## API Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps. #### **LAW FIRMS** Build custom dashboards for your attorneys and clients with live data direct from the court. Automate many repetitive legal tasks like conflict checks, document management, and marketing. #### **FINANCIAL INSTITUTIONS** Litigation and bankruptcy checks for companies and debtors. ## **E-DISCOVERY AND LEGAL VENDORS** Sync your system to PACER to automate legal marketing.