#### CLYDE "KIP" M. BROWN, Jr., P.E.

### **Professional Summary**

Mr. Brown has 45 years experience in the silicon industry. He is an engineer, an entrepreneur and a teacher. He was a founder of three "successful" start-up companies and taught graduate (UC Berkeley) and undergraduate (Cogswell College) evening courses for 15 years. He is a Registered Professional Engineer in the state of California and he holds 10 patents. He was Chair of the **IEEE-CNSV** (www.californiaconsultants.org) 2014/2015 and Technical Co-Chair of the IEDEC conference (www.iedec.org).

Mr. Brown has provided expert witness litigation support in fourteen cases including patent, trade secret, breach of contract and product quality. He has generated numerous documents, been deposed and testified at Markman hearing, arbitration hearing, trial by Judge, trial by jury and ITC (9 trials). He was also appointed as a Neutral Referee by Santa Clara Superior Court.

## Expertise

DOCKE

- Analog Mixed signal IC design
- Medical electronics
- Mixed signal ASIC design
- Low voltage CMOS & Bipolar
- A-D converter design
- SRAM & EPROM design
- High-speed video RAM design
- IC design tool development

- High voltage mixed signal design
- **BiCMOS** design
- Power conversion
- Linear monolithic IC design •
- Electro-optical design .
- DSP u-Processor development •
- Analog switch technology
- Low noise op-amp design

## **Employment History**

| From: | 2003    | CMBJR CONSULTING Inc. |
|-------|---------|-----------------------|
| To:   | Present | Cupertino, CA         |

Present Cupertino, CA

Position: Consultant / President

- Expert witness IP consulting
- Start up guidance
- Analog mixed signal IC chip design
- Smart power products; design and process development
- Medical and low power/low noise single battery IC design

| From:<br>To: | 1980<br>2003<br>Position: | <ul> <li>The Engineering Consortium, Inc. (incorporated 1983)<br/>Santa Clara, CA</li> <li>President, Founder and CTO</li> <li>Design and fabrication of mixed signal ASICs using CMOS,<br/>Bipolar, BiCMOS and DMOS technologies</li> <li>Designed first WDRC hearing aid (K-Amp with Etymotic<br/>Research) and first single battery HA class D power amp (D-<br/>Amp for Knowles)</li> <li>Designed and produced the industry standard (single battery)<br/>programming chip for hearing aids (DSD – TEC941)</li> <li>Designed and produced the first single chip hearing aid IC, the<br/>HSOC<sup>tm</sup> (low noise analog, digital, EEPROM at one volt)</li> <li>Developed full DSP u-processor, single battery, hearing aid SOC</li> <li>Unique experience in low voltage CMOS and Bipolar<br/>applications including medical devices and hearing aids</li> <li>On-chip optical sensors and sensor interfaces</li> <li>Designed and developed circuitry used in over 30% of hearing<br/>aid market worldwide (65% of hearing aids in US)</li> <li>Designed and developed full line of high voltage mixed signal<br/>"Smart Power" products ("Top 100 Product of the year")</li> </ul> |
|--------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| From:<br>To: | 1987<br>1988<br>Position: | <ul> <li>Micrel</li> <li>Sunnyvale, CA</li> <li>Consultant / Design Manager</li> <li>Smart Power Joint development (process and design)</li> <li>Smart Power Gate array ("Top 100 products" award)</li> <li>Various Custom High voltage, mixed signal product designs</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| From:<br>To: | 1983<br>1985<br>Position: | <ul> <li>MOS Electronics (now Mosel Vitelic)</li> <li>Sunnyvale, CA</li> <li>Founder and Director of Custom Integrated Circuits</li> <li>Interfaced with venture, business and customer contacts</li> <li>Negotiated contracts.</li> <li>Developed a workstation based CAD/CAE technology</li> <li>Design/development of sub-micron SRAM and EPROM chips</li> <li>Designed high-speed video RAM DAC</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| From:<br>To: | 1979<br>1993<br>Position: | U.C. Berkeley<br>Berkeley, CA<br>Graduate Extension Instructor (evening)<br>Integrated circuit design courses                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| From:<br>To: | 1973<br>1994<br>Position: | Cogswell Polytechnical College<br>Sunnyvale, CA<br>Instructor - Evening Classes<br>Analog design courses, Senior Project                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| From:<br>To: | 1980<br>1983<br>Position: | <ul> <li>Fairchild Semiconductor Linear Division<br/>Mountain View, CA</li> <li>Telecommunications Products Design Manager: Key Technologist<br/>Major contributor to circuit design and process development<br/>programs including: <ul> <li>Analog CMOS LSI telecom products</li> <li>Switched capacitor filters and CODEC's</li> <li>Data acquisition products</li> <li>High voltage and standard linear bipolar products</li> <li>Silicon gate CMOS process development</li> <li>Bipolar-DMOS process test pattern</li> <li>Thin film and wafer level thin film laser trimming</li> <li>Library &amp; auto place and route tool development</li> </ul> </li> </ul> |
|--------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| From:<br>To: | 1976<br>1980<br>Position: | <ul> <li>Raytheon Semiconductor<br/>Mountain View, CA</li> <li>Linear Design Manager and BiCMOS Design Manager</li> <li>Set up and staffed a design team to pursue new product<br/>development including all aspects from conception through<br/>design and development</li> <li>Product introduction applications and sustaining support</li> <li>Key technical contributor to numerous products including: low<br/>noise op amps, V/F converters, converter products, references,<br/>CMOS, BiCMOS process development and advanced bipolar<br/>device technology</li> </ul>                                                                                         |
| From:<br>To: | 1978<br>1979<br>Position: | Sage Enterprises<br>Mountain View, CA<br>Director of Engineering / Founder<br>Principal analog designer and manager of all engineering functions<br>pertaining to new product development and the company's line of<br>thermal impedance and "custom automatic parameter tester"<br>products                                                                                                                                                                                                                                                                                                                                                                           |
| From:<br>To: | 1972<br>1976<br>Position: | <ul> <li>Intersil, Inc,<br/>Cupertino, CA</li> <li>Hybrid Design Manager</li> <li>Design responsibility for all hybrid and monolithic products in<br/>the "Hybrid" product line</li> <li>Senior technical contributor responsible for design of numerous<br/>products including: CMOS thin film DAC, Bipolar-PMOS driver<br/>circuits, CMOS analog switches, dual slope A-D converter and<br/>bipolar amplifiers</li> </ul>                                                                                                                                                                                                                                            |
| From:<br>To: | 1971<br>1972<br>Position: | Siliconix, Inc.,<br>Santa Clara, CA<br>Senior Design Engineer<br>Design custom and standard product linear monolithic IC's in<br>bipolar, bipolar-PMOS and NMOS Processes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| From: | 1968      | GTE Sylvania                                                        |
|-------|-----------|---------------------------------------------------------------------|
| To:   | 1971      | Mountain View, CA                                                   |
|       | Position: | Electro-Optics Device Engineer                                      |
|       |           | System and circuit design responsibility for electro-optic projects |
|       |           | (R&D, military and commercial)                                      |

# Litigation Support Experience (in which reports, depositions and/or trial testimony have been produced)

| Date: | 1985<br>Case:<br>Project:<br>Status:    | Cooley Godward, LLP for Systron Donner<br>Systron Donner v. BEI– Arbitration<br>Expert witness consulting in analog mixed signal and<br>semiconductor device design<br>Closed                                                                                                            |
|-------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date: | 1997-98<br>Case:<br>Project:<br>Status: | San Jose Superior Court<br>CV764261-National Semiconductor v. Allouche et al<br>Court appointed Neutral Referee<br>Identified Trade secrets – trial testimony monitored offenders                                                                                                        |
| Date: | 2003/4<br>Case:<br>Project:<br>Status:  | Jenkins & Gilchrist<br>4:02cv362 - STMicroelectronics, Inc. v. Broadcom Corp<br>Expert witness analog mixed signal and semiconductor device<br>design, Patent litigation – Markman testimony, Invalidity, Non-<br>infringement, declarations and depositions.<br>Settled                 |
| Date: | 2003/5<br>Case:<br>Project:<br>Status:  | Wilson Sonsini Goodrich & Rosati for Monolithic Power Systems<br>CV-00-4071 (CW) (EDL) & CV-01-3995 (CW); O2 micro v. MPS<br>Patent infringement, Trade secret, Invalidity, Non-Infringement and<br>theft of Trade secret reports, depositions, Trial testimony<br>Trial completed       |
| Date: | 2003-04<br>Case:<br>Project:<br>Status: | Latham & Watkins for NSC<br>CV 807339 – ZF Microsolutions Inc. v. NSC<br>Breach of contract, trade secret –Jury trial testimony Expert reports,<br>analog mixed signal, microprocessor and semiconductor device<br>design, project management.<br>Trial completed Settled before retrial |
| Date: | 2004-05<br>Case:<br>Project:<br>Status: | Kenyon & Kenyon for Taiwan Sumidia<br>2-03CV-007TJW – O2Micro v. TSE Patent infringement<br>Markman, invalidity report, non-infringement, jury trial testimony<br>Trial Concluded                                                                                                        |

| Date: | 2005<br>Case:<br>Project:<br>Status:   | Weil Gotshal & Manges LLP for Thompson CSF<br>ITC Inv. No. 337-TA-534 – CSF v. BEN Q<br>ITC Patent infringement, Markman, Reverse engineering, Expert<br>reports, Tutorials, ITC Trial testimony<br>Settled after trial                     |
|-------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date: | 2006-7<br>Case:<br>Project:<br>Status: | Sidley Austin LLP for Samsung SDI<br>CV05-8493-AG(SJHx) – Samsung v. Matsushita<br>Patent infringement, Expert reports, depositions<br>Settled pre trial                                                                                    |
| Date: | 2007<br>Case:<br>Project:<br>Status:   | Hunton Williams LLP for Energy Transportation Group<br>C.A. NO. 05-422-(GMS) – ETG v. Sonic et. all<br>Patent infringementClaim construction, infringement analysis,<br>infringement & validity reports, Trial testimony<br>Trial completed |
| Date: | 2007<br>Case:<br>Project:<br>Status:   | Orrick LLP – Power control products<br>Patent infringement investigation and Patent valuation<br>Patent portfolio analysis, reverse engineering, prior art evaluation<br>Consulting completed                                               |
| Date: | 2007<br>Case:<br>Project:<br>Status:   | Melick, Porter & Shea LLP for Vigilant Ins. Co., et. al.<br>07-cv-10517-WGY– Vicor v. Federal Insurance Company<br>Insurance claim—Technical analysis / Root analysis of failures,<br>reports, deposition<br>Trial completed                |
| Date: | 2008<br>Case:<br>Project:<br>Status:   | Greenberg Traurig, LLP for Epic<br>AAA Case No. 50 494 T00438 07 – Epic vs. Ali<br>Theft of trade secrets, report, arbitration testimony<br>Judgment in favor Epic                                                                          |
| Date: | 2011<br>Case:<br>Project:<br>Status:   | Bergeson, LLP for Unicond<br>CALIF SCV240886 – Nguyen v. Huang & Unicond of Taipei et al<br>Theft of trade secrets, Breach of contract<br>Settled pre trial                                                                                 |
| Date: | 2012<br>Case:<br>Project:<br>Status:   | Jones Day, LLP for Gennum<br>3:08- CV-05489 FLW (DNJ)– Oticon v. Sebotek, Gennum et all<br>Patent litigation, Markman<br>Settled                                                                                                            |
| Date: | 2014<br>Case:<br>Project<br>Status:    | Ropes & Gray LLP for Spansion<br>Inv. 337-TA-909 (U.S.I.T.C.)– Macronix International Co., Ltd., et<br>al. v. Spansion, Inc., et al<br>ITC Patent litigation, Reports, depositions, Trial testimony, IPR<br>Pending Judgment (settled)      |

# DOCKET A L A R M



# Explore Litigation Insights

Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time alerts** and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

# **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

# **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

# API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### LAW FIRMS

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### FINANCIAL INSTITUTIONS

Litigation and bankruptcy checks for companies and debtors.

# E-DISCOVERY AND LEGAL VENDORS

Sync your system to PACER to automate legal marketing.