### UNITED STATES PATENT AND TRADEMARK OFFICE

\_\_\_\_\_

#### BEFORE THE PATENT TRIAL AND APPEAL BOARD

\_\_\_\_\_

APPLE INC., Petitioner,

v.

## LIMESTONE MEMORY SYSTEMS LLC, Patent Owner.

Case IPR2016-01561 U.S. Patent No. 6,233,181

PETITIONER'S REPLY TO PATENT OWNER'S RESPONSE

Mail Stop PATENT BOARD
Patent Trial and Appeal Board
U.S. Patent and Trademark Office
P.O. Box 1450
Alexandria, VA 22313-1450
Submitted Electronically via the Patent Review Processing System

DC01:1156335.6



## TABLE OF CONTENTS

| I.  | INT      | INTRODUCTION                                                                                                                                                                        |    |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| II. | ARGUMENT |                                                                                                                                                                                     | 7  |
|     | A.       | Sukegawa Does Not Teach Away from the Any-to-Any Redundant DRAM Claimed in Claims 1 and 2                                                                                           | 7  |
|     | В.       | The Motivation to Use Fujishima's Sense Amplifiers Is Found in Fujishima Itself                                                                                                     | 11 |
|     | C.       | Claim 3 Does Not Mention Control Circuitry, and Fujishima's Control Circuitry Is Irrelevant to the Analysis of Claim 3                                                              | 14 |
|     | D.       | Dr. Mazumder Properly Considered Obviousness Through the Lens of a POSITA at the Time of Invention, and the Dispute Between the Parties as to the Level of Skill Is Irrelevant Here | 15 |
|     | E.       | There is No General "Teaching Away" from the Combination of Sukegawa and Fujishima                                                                                                  | 16 |
|     | F.       | Sukegawa and Fujishima Disclose All Elements of Claim 5 Except for Simultaneously Driving Memory in Separate Arrays, Which Is Taught by Walck                                       | 20 |
|     | G.       | Dr. Mazumder Clearly Describes the Motivations for Combining Sukegawa, Fujishima, and Walck to Arrive at the Memory Device in Claim 5                                               | 22 |
| TTT | CON      | NCLUSION                                                                                                                                                                            | 24 |



## **UPDATED TABLE OF EXHIBITS**

| Exhibit # | Exhibit Description                                                                                                                                                  |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1001*     | Declaration of Dr. Pinaki Mazumder                                                                                                                                   |
| 1002*     | Curriculum Vitae of Dr. Pinaki Mazumder                                                                                                                              |
| 1003*     | U.S. Patent No. 6,233,181                                                                                                                                            |
| 1004*     | File History for U.S. Patent No. 6,233,181                                                                                                                           |
| 1005*     | U.S. Patent No. 5,487,040 to Sukegawa                                                                                                                                |
| 1006*     | U.S. Patent No. 5,267,214 to Fujishima                                                                                                                               |
| 1007*     | U.S. Patent No. 4,967,397 to Walck                                                                                                                                   |
| 1008*     | U.S. Patent No. 5,956,285 to Watanabe                                                                                                                                |
| 1009*     | Masashi Horiguchi et al., <i>A Flexible Redundancy Technique for High-Density DRAM's</i> , IEEE JOURNAL OF SOLID-STATE CIRCUITS, Vol. 26, No. 1, Jan. 1991, at 12-17 |
| 1010*     | Kazutami Arimoto et al., A 60-ns 3.3-V-Only 16 Mbit DRAM with Multipurpose Register, IEEE JOURNAL OF SOLID-STATE CIRCUITS, Vol. 24, No. 5, Oct. 1989, at 1184-90     |
| 1011*     | U.S. Patent No. 5,687,123 to Hidaka                                                                                                                                  |
| 1012*     | U.S. Patent No. 5,726,946 to Yamagata                                                                                                                                |
| 1013*     | U.S. Patent No. 6,003,148 to Yamauchi                                                                                                                                |
| 1014*     | U.S. Patent No. 6,075,743 to Barth                                                                                                                                   |
| 1015*     | Inter Partes Review No. IPR2016-00096, Decision Granting Institution filed April 21, 2016                                                                            |
| 1016*     | Inter Partes Review No. IPR2016-00096, Judgment Granting Request for Adverse Judgment filed August 3, 2016                                                           |



| 1017* | Affidavit of Michael N. Zachary in Support of Motion for <i>Pro Hac Vice</i> Admission |
|-------|----------------------------------------------------------------------------------------|
| 1018* | Affidavit of Rose Cordero Prey in Support of Motion for <i>Pro Hac Vice</i> Admission  |
| 1019  | Transcript of July 28, 2017 Deposition of Dr. Sunil Khatri                             |
| 1020  | European Patent Application Publication No. 0 499 131 A1 to Sukegawa                   |

<sup>\*</sup> Previously filed.



#### I. INTRODUCTION

With respect to claim 3, the Response (Paper 13, "Resp.") of Patent Owner Limestone Memory Systems LLC ("Limestone") attacks only the motivation to combine the amplifiers of U.S. Patent No. 5,267,214 to Fujishima et al. ("Fujishima") with the dynamic random access memory ("DRAM") of U.S. Patent No. 5,487,040 to Sukegawa et al. ("Sukegawa"). Limestone does not dispute that:

- Sukegawa discloses each of the limitations found in claims 1 and 2 of U.S. Patent No. 6,233,181 ("the '181 patent").
- Fujishima discloses each of the additional sense amplifier limitations found in claim 3 of the '181 patent.
- The alternate shared sense amplifiers claimed in claim 3 in fact have the known benefits set forth in Fujishima.

By admitting that the alternate shared sense amplifier arrangement of Fujishima possesses the benefits described therein (Paper 13, at 27-28), Limestone has effectively conceded that claim 3 of the '181 patent represents the incorporation of a known sense amplifier scheme having known benefits into the any-to-any redundant DRAM of Sukegawa to achieve the expected result. This is the epitome of an obvious combination. *KSR Intern. Co. v. Teleflex Inc.*, 550 U.S. 398, 401 (2007) ("If a person of ordinary skill in the art can implement a predictable variation, and would see the benefit of doing so, \$103 likely bars its patentability"). Fujishima itself provides the motivation to use the alternate shared sense amplifiers claimed in claim 3.



# DOCKET

## Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

## **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

## **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

#### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

