## IN THE UNITED STATES PATENT AND TRADEMARK OFFICE

| Application<br>Number:     | 12/497,653                            | Customer<br>Number:              | 30232                     |
|----------------------------|---------------------------------------|----------------------------------|---------------------------|
| Filing or 371 (c)<br>Date: | 07-04-2009                            | Status:                          | Notice of Appeal<br>Filed |
| Application<br>Type:       | Utility                               | Status Date:                     | 08-17-2013                |
| Examiner<br>Name:          | <u>JOY, JEREMY J</u>                  | Location:                        | ELECTRONIC                |
| Group Art Unit:            | 2896                                  | Location Date:                   | -                         |
| Confirmation<br>Number:    | 6945                                  | Earliest<br>Publication No:      | US 2010-0171225 A1        |
| Attorney Docket<br>Number: | 0907043DSCMP.US Update                | Earliest<br>Publication Date:    | 07-08-2010                |
| Class / Subclass:          | 257/773                               | Patent Number:                   | -                         |
| First Named<br>Inventor:   | Glenn J. Leedy , Parkland, FL<br>(US) | Issue Date of<br>Patent:         | -                         |
| Entity Status:             | Small                                 | AIA (First<br>Inventor to File): | No                        |

Title of Invention:

Three dimensional structure memory

## **RESPONSE**

Sir:

The following Remarks are responsive to the prior Office Action.

## REMARKS

The prior Office Action has been carefully considered. Reconsideration in view of the present Remarks is respectfully requested.

The undersigned thanks Examiner Joy for courtesies extended in related application 12/497,652 during the interview of 8/29/2013. Identical issues are presented in the present application, with certain relevant features of the claims and the art applied against the claims being the same. In the related application, agreement was reached that the combination of Bertin and Kato does not teach a substantially flexible *circuit layer* as claimed in the independent claims and that the rejection of claims based on the combination of Bertin and Kato would be withdrawn.

A explained during the interview, a substantially flexible semiconductor substrate is a *necessary* but not a *sufficient* condition for a substantially flexible circuit layer. A substantially flexible semiconductor substrate may be achieved by grinding until considerably thin, for example to a thickness of less than 50 microns, and polishing the resulting surface. As noted in the rejection, the primary reference Bertin fails to teach polishing.

Kato teaches grinding the backside of a circuit layer and polishing the resulting surface. The semiconductor substrate itself (part of the circuit layer) may be argued to be substantially flexible. However, there is no teaching or suggestion that the *circuit layer* as a whole is substantially flexible. The circuit layer may be fabricated in a manner that undoes or defeats flexibility of the semiconductor substrate.

More particularly, a circuit layer requires one or more dielectric layers. Dielectric material has an associated level of stress. For a circuit layer to be substantially flexible, Applicant has found that the dielectric material must have low tensile stress, for example,  $5 \times 10^8$  dynes/cm<sup>2</sup> tensile. Kato does not contain any teaching or suggestion of the circuit layer being flexible. Similarly, Bertin does not contain any such teaching or suggestion.

For these reasons, withdrawal of the rejections is respectfully requested.

Respectfully submitted,

/MichaelJUre/

Michael J. Ure, Reg. 33,089

Dated: 10/24/2013