### UNITED STATES PATENT AND TRADEMARK OFFICE

#### BEFORE THE PATENT TRIAL AND APPEAL BOARD

# INTEL CORPORATION Petitioner

V.

DSS Technology Management, Inc.
Patent Owner

U.S. Patent No. 5,965,924 Claims 1-6, 13, 14 and 16

Case IPR2016-00289

DECLARATION OF JOHN C. BRAVMAN, PH.D. ON BEHALF OF PETITIONER



#### **TABLE OF CONTENTS**

| I.    | Relevant Law                        |                                                                                                                                      |    |  |
|-------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----|--|
|       | A.                                  | Claim Construction                                                                                                                   | 7  |  |
|       | B.                                  | Anticipation                                                                                                                         | 8  |  |
|       | C.                                  | Obviousness                                                                                                                          | 8  |  |
| II.   | Sumr                                | nary of Opinions                                                                                                                     | 11 |  |
| III.  | Intro                               | Introduction To the '924 Patent                                                                                                      |    |  |
| IV.   | Brief Description of the Technology |                                                                                                                                      |    |  |
|       | A.                                  | Overview of Transistor Fabrication                                                                                                   | 14 |  |
|       | 1.                                  | Basic Structure of Transistors                                                                                                       | 14 |  |
|       | 2.                                  | Formation of Transistor Components                                                                                                   | 16 |  |
|       | 3.                                  | Local Interconnects                                                                                                                  | 17 |  |
|       | B.                                  | Overview of the '924 Patent                                                                                                          | 18 |  |
|       | 1.                                  | Problem Disclosed in the '924 Patent                                                                                                 | 19 |  |
|       | 2.                                  | Summary of Invention of the '924 Patent                                                                                              | 21 |  |
|       | 3.                                  | Prosecution History                                                                                                                  | 22 |  |
| V.    | Over                                | view of the Primary Prior Art References                                                                                             | 25 |  |
|       | A.                                  | Overview of Sakamoto (Ex. 1003)                                                                                                      | 25 |  |
|       | B.                                  | Overview of Cederbaum (Ex. 1004)                                                                                                     | 27 |  |
| VI.   | Clain                               | n Construction                                                                                                                       | 29 |  |
| VII.  | Level                               | of Ordinary Skill In The Art                                                                                                         | 32 |  |
| VIII. | Speci                               | fic Grounds for Petition                                                                                                             | 33 |  |
|       | A.                                  | Ground I: Claims 1-3, 14 and 16 are anticipated by Sakamoto                                                                          | 33 |  |
|       | 1.                                  | Independent Claim 1                                                                                                                  | 33 |  |
|       |                                     | Claim 2: "A semiconductor structure according to claim 1, wherein id diffusion region is an N+ or a P+ region"                       |    |  |
|       |                                     | Claim 3: "A semiconductor structure according to claim 1, wherein id insulator layer is formed of a material selected from the group | ļ. |  |
|       | co                                  | nsisting of silicon oxide and silicon nitride."                                                                                      | 51 |  |



|     |    | 4. Claim 14: "A semiconductor structure according to claim 1, wherein said polysilicon gate and said diffusion region being exposed in said via in the absence of said conducting plug."                                                                                                                                                                                                                                                                                    |
|-----|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |    | 5. Claim 16: "The structure according to claim 1, wherein said gate comprises polysilicon."                                                                                                                                                                                                                                                                                                                                                                                 |
|     | В. | Ground II: Claims 4-6 and 13 are obvious in view of the combination of Sakamoto and Cederbaum                                                                                                                                                                                                                                                                                                                                                                               |
|     |    | 1. Claim 4: "a semiconductor structure according to claim 1, wherein said electrically conducting plug is a metal plug" / Claim 5: "a semiconductor structure according to claim 1, wherein said electrically conducting plug is a refractory metal plug." / Claim 6: "a semiconductor structure according to claim 1, wherein said electrically conducting plug is formed of a material selected from the group consisting of titanium, tantalum, molybdenum and tungsten" |
|     |    | 2. Claim 13: A semiconductor structure according to claim 1, wherein said conducting plug comprises an outer glue layer and a plug material therein                                                                                                                                                                                                                                                                                                                         |
| IX. | A  | vailability for Cross-Examination62                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| X.  | Ri | ight to Supplement62                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



I, John C. Bravman, declare as follows:

- 1. My name is John C. Bravman.
- 2. My academic training was at Stanford University, where I received my Bachelor of Science degree in Materials Science and Engineering in 1979, and a Master of Science degree in 1981, also in Materials Science and Engineering. I completed my Doctor of Philosophy degree in 1984, with a dissertation that focused on the nature of silicon silicon dioxide interfaces as found in integrated circuit devices.
- 3. From 1979 to 1984, while a graduate student at Stanford, I was employed part-time by Fairchild Semiconductor in their Palo Alto Advanced Research Laboratory. I worked in the Materials Characterization group. In 1985, upon completion of my doctorate, I joined the faculty at Stanford as Assistant Professor of Materials Science and Engineering. I was promoted to Associate Professor with tenure in 1991, and achieved the rank of Professor in 1995. In 1997 I was named to the Bing Professorship.
- 4. At Stanford I was Chairman of the Department of Materials Science and Engineering from 1996 to 1999, and Director of the Center for Materials Research from 1998 to 1999. I served as Senior Associate Dean of the School of Engineering from 1992 to 2001 and the Vice Provost for Undergraduate Education



from 1999 to 2010. On July 1, 2010, I retired from Stanford University and assumed the Presidency of Bucknell University, where I also became a Professor of Electrical Engineering.

5. I have worked for more than 25 years in the areas of thin film materials processing and analysis. Much of my work has involved materials for use in microelectronic interconnects and packaging, and in superconducting structures and systems. With regard to integrated circuits, I led investigations involving aluminum, copper and tungsten metallizations, polycrystalline silicon, metal silicides, a variety of oxide and nitride dielectrics, and barrier layers such as titanium and tantalum-based nitrides. Further, my groups blended fundamental aspects of the behavior of microelectromechanical systems—specifically, compliant multilayer cantilever beams—for possible test probe and package implementations. In this work my group investigated the mechanical behavior of package underfill systems, focusing on the relationship between microstructures, processing, and adhesion. I have also led multiple development efforts of specialized equipment and methods for determining the microstructural and mechanical properties of materials and structures. My groups designed and built the first high voltage SEM for in-situ studies of electromigration, the first high temperature wafer curvature system, and the first microtensile tester for micron-



# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

## **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

#### **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

### **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

#### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

#### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

