Case No. IPR2015-01524 U.S. Patent No. 6,366,130 Attorney Docket No. ELBRUS-IPR2 UNITED STATES PATENT AND TRADEMARK OFFICE \_\_\_\_ BEFORE THE PATENT TRIAL AND APPEAL BOARD SAMSUNG ELECTRONICS CO., LTD. Petitioner v. ELBRUS INTERNATIONAL LIMITED Patent Owner Case: IPR2015-01524 U.S. Patent No. 6,366,130 PATENT OWNER'S RESPONSE ## **TABLE OF CONTENTS** | I. | INTRODUCTION | . 1 | |--------|------------------------------------------------------------------------------------------------------------------------------------------|-----| | II. | BACKGROUND | . 2 | | A. | Other inter partes review | . 2 | | В. | The `130 Patent | . 2 | | C. | Reexamination | . 5 | | D. | Claims of the `130 Patent in trial | . 6 | | III. | INTERPRETATION OF THE `130 PATENT CLAIMS | . 8 | | A. | Person of ordinary skill in the art | . 8 | | В. | Claim Construction | . 9 | | C. | Expert | 12 | | IV. | PRIOR ART | 13 | | A. | Sukegawa Patent No. 5,828,241 | 13 | | В. | Lu et al. JSSC Article | 14 | | C. | Watanabe et al. Patent No. 6,108,254 | 15 | | D. | Hardee Patent No. 6,249,469 | 16 | | OF I | CHALLENGE 1 (OBVIOUSNESS OVER SUKEGAWA IN VIEW LU) FAILS TO ESTABLISH A <i>PRIMA FACIE</i> CASE OF VIOUSNESS FOR CLAIMS 1, 2, 5, 6 AND 9 | 17 | | 1 (II) | V 1くりしくり 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 1 / | | A. | The Combination of Sukegawa and Lu Fails to Teach a Differential | |-------|----------------------------------------------------------------------------------------------------------------------------------------------| | Dat | ta Bus18 | | B. | Sukegawa Fails to Precharge to a Voltage Between 0 and Vdd26 | | C. | Sukegawa Teaches Away | | D. | Petitioner's Solution is Unworkable in Practice30 | | E. | Lu Fails to Precharge | | F. | Claim 5 | | G. | The Petitioner Uses Hindsight Reasoning to Prove Obviousness43 | | H. | The Petitioner Fails to Make a Prima Facie Case of Obviousness45 | | VIEV | CHALLENGE 2 (OBVIOUSNESS OVER SUKEGAWA AND LU IN<br>W OF WATANABE) FAILS TO ESTABLISH A <i>PRIMA FACIE</i> CASE<br>OBVIOUSNESS FOR CLAIM 346 | | VIEV | CHALLENGE 3 (OBVIOUSNESS OVER SUKEGAWA AND LU IN<br>V OF HARDEE) FAILS TO ESTABLISH A <i>PRIMA FACIE</i> CASE OF<br>IOUSNESS FOR CLAIM 750 | | VIII. | CONCLUSION56 | ## **TABLE OF AUTHORITIES** ### Cases | Phillips v. AWH Corp., 415 F.3d 1303 (Fed. Cir. 2005, en banc) | . 9 | |---------------------------------------------------------------------------------------------------|-----| | <i>In re Royka</i> , 490 F.2d 981 (CCPA 1974) | 18 | | Monarch Knitting Mach. Corp. v. Sulzer Morat GmbH, 139 F.3d 877, U.S.P.Q.2d 1977 (Fed. Cir. 1998) | | | <i>In re Keller</i> , 642 F.2d 413, 425 (CCPA 1981) | 44 | | <i>In re Fine</i> , 837 F.2d 1071, 1076, 5 U.S.P.Q.2d 1596, 1600 (Fed. Cir. 1988) | 45 | ### **Statutes** 35 U.S.C. § 103 35 U.S.C. § 316(a)(8) ### **Rules** 37 C.F.R. § 42.100(b) 37 C.F.R. § 42.120 ## **Other Authorities** Office Patent Trial Practice Guide, 77 Fed. Reg. 48756, 48764 (Aug. 14,2012) Manual of Patent Examining Procedure (M.P.E.P.) ### LIST OF EXHIBITS RELIED UPON - Exhibit 1001 U.S. Patent No. 6,366,130 ("the `130 patent"). - Exhibit 1002 Declaration of Dr. Baker. - Exhibit 1005 U.S. Patent No. 5,828,241 (Sukegawa). - Exhibit 1006 U.S. Patent No. 6,108,254 (Watanabe et al.). - Exhibit 1007 U.S. Patent No. 6,249,469 (Hardee). - Exhibit 1008 Nicky Chau-Chun Lu and Hu H. Chao, *Half-VDD Bit-Line Sensing Scheme in CMOS DRAM's*, IEEE Journal of Solid State Circuits, Vol. SC-19, No. 4, August 1984. - Exhibit 2001 ó õ*Action Closing* Prosecution" Reexamination Control No. 95/000,657. - Exhibit 2002 Brent Keeth and R. Jacob Baker, *DRAM Circuit Design A Tutorial*, IEEE Press Series on Microelectronic Systems, 2001, pp. 26-29. - Exhibit 2003 Deposition of R. Jacob Baker Ph.D., Las Vegas, NV, April 1, 2016. - Exhibit 2004 Declaration of William R. Huber D.Sc., P.E. in Support of Patent Owner's Response to Petition. - Exhibit 2005- JEDEC Dictionary of Terms for Solid State Technology, JESD88E. - Exhibit 2006- JEDEC Standard No. 8-1, Addendum No. 1 to JEDEC Standard No. 8, õ*Interface Standard for Low Voltage TTL-Compatible (LVTTL) VLSI Digital Circuits*,ö Electronic Industries Association, Washington, D.C., December 1984. (Ex. 2006). - Exhibit 2007 ó JEDEC Standard JESD79E (Revision of JESD79D), õ*Double Data Rate (DDR) SDRAM Specification*,ö JEDEC Solid State # DOCKET # Explore Litigation Insights Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things. # **Real-Time Litigation Alerts** Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend. Our comprehensive service means we can handle Federal, State, and Administrative courts across the country. ## **Advanced Docket Research** With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place. Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase. ## **Analytics At Your Fingertips** Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours. Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips. ### API Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps. #### **LAW FIRMS** Build custom dashboards for your attorneys and clients with live data direct from the court. Automate many repetitive legal tasks like conflict checks, document management, and marketing. #### **FINANCIAL INSTITUTIONS** Litigation and bankruptcy checks for companies and debtors. ### **E-DISCOVERY AND LEGAL VENDORS** Sync your system to PACER to automate legal marketing.