

#### US005189500A

# United States Patent [19]

### Kusunoki

[11] Patent Number:

5,189,500

[45] Date of Patent:

Feb. 23, 1993

| [54]    | MULTI-LAYER TYPE SEMICONDUCTOR     |
|---------|------------------------------------|
| 1701 97 | DEVICE WITH SEMICONDUCTOR          |
|         | ELEMENT LAYERS STACKED IN OPPOSITE |
|         | DIRECTIONS AND MANUFACTURING       |
|         | METHOD THEREOF                     |

| [75] | Inventor: | Shigeru Kusunoki, Hyogo, Japan                     |
|------|-----------|----------------------------------------------------|
| [73] | Assignee: | Mitsubishi Denki Kabushiki Kaisha,<br>Tokyo, Japan |
|      |           |                                                    |

| [21] | Appl. | No: | 585 | 462 |
|------|-------|-----|-----|-----|

| [22] | Filed: | 63 | Sep. | 20. | 1990 |
|------|--------|----|------|-----|------|
| L1   |        |    | ~~p. | ,   |      |

| Page 10  |      |      | 373       |                  |          |
|----------|------|------|-----------|------------------|----------|
| [30]     | For  | eign | Applicati | on Priority Data |          |
| Sep. 22, | 1989 | [JP] | Japan     |                  | 1-247156 |

| [51] | Int. Cl.5 | H01L 27/14; H01L 31/00 |
|------|-----------|------------------------|
| [52] | U.S. Cl   | 359/72; 359/48;        |
|      |           | 257/72: 257/84         |

| [58] | Field of Search    | 357/30 D,   | 30 G, 30 H,   |
|------|--------------------|-------------|---------------|
|      | 357/30 K, 49, 59 F | , 71, 59 E, | 23.7, 75, 49; |
|      |                    |             | 359/72        |

[56] References Cited

## U.S. PATENT DOCUMENTS

| 4,272,880 | 6/1981 | Pashley 357/59 F      |
|-----------|--------|-----------------------|
| 4,651,001 | 3/1987 | Harada et al 357/30 D |
| 4,870,475 | 9/1989 | Endo et al 357/71     |
|           |        | Rosen et al 357/30 D  |
| 4,939,568 | 7/1990 | Kato et al 357/49     |

## OTHER PUBLICATIONS

Furukawa, "Silicon-on-Insulator: Its Technology and Applications".

Maszara et al, "Wafer Bonding for SOI", Mat. Res. Soc. Symp. Proc., vol. 107 (1988), pp. 489-494.

Nishimura et al, "Three Dimensional IC for High Performance Image Signal Processor", Proceedings of the IEDM—International Electron Devices Meeting (1987), pp. 111-114.

Ahn et al, "Dissolution and Disintegration of Uniform SiO<sub>2</sub> Layers During Direct Silicon Wafer Bonding", Mat Res. Soc. Symp. Proc., vol. 107, pp. 501-506. Furukawa et al, "Applications of the Silicon Wafer Direct-Bonding Technique to Electron Devices", Applied Surface Science 41/42 (1989), pp. 627-632.

Primary Examiner—Andrew J. James
Assistant Examiner—Sara W. Crane
Attorney, Agent, or Firm—Lowe, Price, LeBlanc &
Becker

### [57] ABSTRACT

A multi-layer type semiconductor device is disclosed, in which a plurality of semiconductor layers are formed in vertically opposite directions. The multi-layer type semiconductor device is obtained by forming a first semiconductor layer, an insulating layer and a second semiconductor layer in the mentioned order on a main surface of a first substrate, forming a semiconductor device by using the second semiconductor layer as a base, with an exposed surface thereof directed upward, forming an insulating film on the semiconductor device, attaching a second substrate to the insulating film, thinning the first substrate to expose the first semiconductor layer, and forming a further semiconductor device by using the first semiconductor layer as a base, with an exposed surface of the first semiconductor layer directed upward. A single- chip type image forming system or sensing system may be provided by employing, as the semiconductor devices, a sensing device such as a photosensor, a pressure sensor or the like, a processing circuit for processing a signal received from the sensor, and a display device for displaying results of the processing. A large number of pads may be provided by arranging the pads on opposite surfaces of a chip.

## 15 Claims, 24 Drawing Sheets





U.S. Patent









U.S. Patent







FIG.4B





# DOCKET A L A R M

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

# **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

# **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

# API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

## **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

## **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

# **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

