## TP 13.5: A CMOS Area Image Sensor with Pixel-Level A/D Conversion

Boyd Fowler, Abbas El Gamal, David X. D. Yang

Information Systems Lab., Electrical Engineering Dept., Stanford University, CA

Charge-coupled devices (CCD) are at present the most widely used technology for implementing area image sensors. However, they suffer from low yields, consume too much power, and are plagued with SNR limitations due to the shifting and detection of analog charge packets, and the fact that data is communicated off chip in analog form [1].

Several alternatives to CCD area image sensors use standard CMOS technology. Self scanned photodiode arrays are used to produce both binary and gray-scale image sensors [1, 2]. Bipolar junction phototransistor arrays, and charge injection arrays are used [3, 4]. However, these alternatives can suffer from low resolution due to limited pixel observation time, limited SNR due to analog sensing, and, as with CCDs, data is communicated off chip in analog form.

This paper describes an area image sensor that can potentially circumvent the limitations of CCDs and their alternatives. It uses a standard CMOS process and can therefore be manufactured with high yield. Digital circuitry for control and signal processing can be integrated with the sensor. Moreover, CMOS technology advances such as scaling and extra layers of metal can be used to improve pixel density and sensor performance. The analog image data is immediately converted to digital at each pixel using a one-bit sigma-delta modulator [5]. The use of sigma-delta modulation allows the data-conversion circuitry to be simple and insensitive to process variations [5]. A global "shutter" provides variable light input attenuation to achieve wide dynamic range [2]. Data is communicated off chip in a digital form, eliminating the SNR degradation of analog data communication. (Figure 1)

To demonstrate the viability of the approach, an area image sensor chip is fabricated in a  $1.2\mu$ m CMOS technology. A functional block diagram of the chip is given in Figure 2. It consists of an array of 64x64 pixel blocks, a clock driver, a 6:64 row address decoder, 64 latched sense amplifiers, and 16 4:1 column multiplexers. The chip also contains data compression circuitry not described in this paper. A die micrograph is given in Figure 3 and a summary of the main characteristics of the chip are listed in Table 1.

A circuit schematic of the function implemented at each pixel is given in Figure 1. The phototransistor is a vertical bipolar pnp transistor. The emitter is formed using source-drain p\* diffusion, the base is the n-well surrounding the emitter and the collector is the p substrate. The n-well is exposed to light, while the rest of the circuitry is covered with the second level of metal to reduce the chance of photon-induced latch-up. Physical construction and operation of bipolar phototransistors are described in References 7 and 6. Control of the input photocurrent is by setting the duty cycle (the ratio between the on and off times) of the shutter input SHUTTER - the higher the duty cycle, the larger the input photocurrent. Current from the phototransistor is integrated on C1 and quantized using a regenerative latch clocked via PHI2. The quantized value is converted into a current using a 1b D/A converter and fed back to the input capacitor C1. The duty cycle of PHI1 and the voltage VBIAS1 control the magnitude of the feedback signal Delta. PHI1 and PHI2 constitute a two-phase nonoverlapping

1994 IEEE International Solid-State Circuits Conference

226

DOCKE

RM

clock. At the completion of each two-phase clock cycle a single bit is produced. The bit is read by enabling the word line WORD. If the bit is high the precharged bit line BIT is pulled down and sensed by a simple single-ended sense amplifier.

The operation of the area image sensor chip is as follows: after an image is focused on the chip the sigma-delta modulators are reset via the global RESET signal. SHUTTER is then globally set to maximize image SNR without saturating the data conversion circuitry. Next the sigma-delta modulators are globally clocked at a rate  $\mathbf{F}_a$  above the image frame rate  $2\mathbf{F}_d$ . This is necessary since a sigma-delta modulator reduces quantization error at the cost of extra data. At the end of each clock cycle the outputs of the sigma-delta modulators form a 64x64 array of bits referred to as a "bit plane." Each bit plane is read out row by row. The image is fully captured using a number of bit planes determined by the target SNR. Using the theoretical analysis in Reference 5, the number of bit planes L needed versus SNR is given by

 $SNR = 9\log_2 L - 5.2 dB.$ 

The maximum achievable SNR is measured at 61dB. SNR degradation due to charge injection of digital circuitry close to analog sensors is negligible since the frequency of operation is very low (1kHz) and the circuitry consumes less than 20nA per pixel.

Figure 4 shows the output from a single-pixel sigma-delta modulator.

The digitized pixel values are reconstructed using a decimation filter [5]. Depending on the application, this reconstruction may be implemented in software, using special-purpose hardware external to the sensor, or integrated with the sensor. In a low-resolution application where no local reconstruction is needed, e.g. video phone or surveillance camera, the sensor digital output is compressed and immediately transmitted. Reconstruction is at the receiving end using general- or special-purpose hardware. If the image is to be displayed or processed locally one or more decimation filters are integrated with the sensor and an external RAM is used. Pixel values stored in RAM are recursively updated by reading into the sensor, updating their values using the decimation filters and the new bits from the corresponding sigma-delta modulators, and storing the new values back into the RAM. This scheme appears feasible even for a sensor with as many as 1M pixels operating at 30 frames per second at 8b-per-pixel resolution.

The sensor can achieve a dynamic range (ratio of maximum non-saturating photocurrent to dark current) potentially greater than 93dB. This is because the magnitude of the photocurrent can be varied by a factor of 1000, or 60dB, and the maximum measured SNR is approximately 33dB with the SHUTTER duty cycle set at 100%, the frame sampling rate set at 30Hz, and the oversampling ratio set at 64.

Figure 5 shows a scan from a 35mm print, and the image obtained by the sensor when contact exposed to the 35mm negative. The sensor estimated total power of less than 1mW is significantly lower than that of other types of image sensors.

#### Acknowledgments

The authors thank B. P. Wong and D. How for test-bed contributions, M. Godfrey, B. Wooley, and L. Hesselink for support and encouragement, and MOSIS for fabrication.

0-7803-1844-7 / 94 / \$3.00 / C 1994 IEEE

Magna 2074

Find authenticated court documents without watermarks at docketalarm.com.

# ISSCC94 / THURSDAY, FEBRUARY 17, 1994 / SUNSET / 3:45 PM









이가 이렇게 말라. ㅠ이면 가슴을 가지. 같은 것이 있는 이 같은 것이 있는





Figure 5: 300dpi scan of print from negative (top). 64x64 image by sensor using 35mm negative contact exposure (bot.).

CMOS technology1.2µmDie area6.5x5Pixel area60x60Transistors/pixel22Phototransistor area10µmPackage84-piSupply5VMaximum SNR61dBDynamic range93dBDissipation w/o pads<1mV</td>Measurement T23°C

1.2µm 2-metal, 1-poly, n-well 6.5x5.0mm<sup>2</sup> 60x60µm<sup>2</sup> 22 105µm<sup>2</sup> 84-pin PGA 5V 61dB 93dB <<mr/>1mW

### Table 1: 64x64 area image sensor characteristics.

### References

 Image Sensing Products 1992/1993, EG&G Reticon, Sunnyvale ,CA, 1992.

[2] Denyer, P. B., et al., "On-Chip CMOS Sensors for VLSI Imaging Systems," VLSI 91, Aug., 1991.

[3] Michon, G. J., and H. K. Burke, "Charge Injection Imaging," ISSCC Digest of Technical Papers, pp. 138-139, Feb., 1973.

[4] Tanaka, N., et al., "A 310k Pixel Bipolar Imager (BASIS)," ISSCC Digest of Technical Papers, pp. 96-97, Feb., 1989.

[5] Candy, J. C., "A Use of Double Integration in Delta Sigma Modulation," IEEE Trans. Comm., vol. 33, no. 3, pp. 249-258, March, 1985.

[6] Mead, C., "A Sensitive Electronic Percepter," Chapel Hill Conference on VLSI, 1985.

[7] Tanaka, N., et al., "A Novel Bipolar Imaging Device with Self-Noise Reduction Capability," IEEE Trans. Elec. Dev., vol. 36, no. 1, pp. 31-38, Jan., 1989.

[8] Akiyama, I, et al, "A 1280x980 Pixel CCD Image Sensor," ISSCC Digest of Technical Papers, pp. 96-97, Feb., 1986.

DIGEST OF TECHNICAL PAPERS ●

227