# **SEL EXHIBIT NO. 2017**

INNOLUX CORP. v. PATENT OF SEMICONDUCTOR ENERGY LABORATORY CO., LTD.

IPR2013-00065

©2008 The Japan Society of Applied Physics

### Advanced Multilayer Amorphous Silicon Thin-Film Transistor Structure: Film Thickness Effect on Its Electrical Performance and Contact Resistance

Alex KUO, Tae Kyung WON<sup>1</sup>, and Jerzy KANICKI<sup>\*</sup>

Organic and Molecular Electronic Laboratory, Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, MI 48109, U.S.A.

<sup>1</sup>Applied Komatsu Technology America Inc., Santa Clara, CA 95054, U.S.A.

(Received December 4, 2007; accepted February 4, 2008; published online May 16, 2008)

We report the intrinsic and extrinsic electrical characteristics of advanced multilayer amorphous silicon (a-Si:H) thin-film transistor (TFT) with dual amorphous silicon nitride (a-SiN<sub>X</sub>:H) and a-Si:H layers. The thickness effect of the high electronic quality a-Si:H film on the transistor's electrical property was investigated; with increasing film thickness, both field-effect mobility and subthreshold swing show improvement and the threshold voltage remain unchanged. However, the contact resistance increases with the a-Si:H film thickness. Using the two-step plasma enhanced chemical vapor deposition process, we fabricated TFT's with acceptable field-effect mobility ( $\sim 1 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ ) and threshold voltage (<1.5 V) with enhanced throughput. [DOI: 10.1143/JJAP.47.3362]

KEYWORDS: amorphous silicon thin-film transistor, dual layer, thickness effect, contact resistance

#### 1. Introduction

OCKE

As the active-matrix liquid crystal display (AM-LCD) industry begins to introduce large-size and high-pixeldensity displays, the demand for a high performance amorphous silicon thin-film transistor mounts. In order for the hydrogenated amorphous silicon (a-Si:H) thin-film transistor (TFT) to remain competitive in the flat-panel display industry, it is necessary to realize transistors with a high field-effect mobility and a low threshold voltage while being able to be fabricated at a high deposition rate.<sup>1)</sup> These qualities allow the possibility of manufacturing large displays with low power consumption at relatively low costs. Fabricating high performance a-Si:H TFT requires a high electronic quality a-Si:H film, as the electrical characteristics of a TFT is intimately related the electronic quality of the a-Si:H film.<sup>2)</sup> Even though a high electronic quality film can be achieved by lowering its plasma-enhanced chemical vapor deposition (PECVD) rate, doing so increases the overall device fabrication time. In the AM-LCD industry, the inverted staggered back-channel-etched type transistor structure is preferred over the tri-layer type transistor structure because of its reduced photolithography steps and improved source/drain contact quality.<sup>3)</sup> This structure requires the deposition of a thicker amorphous silicon film for better control of the back channel etch step.<sup>4)</sup> However, a thicker amorphous silicon film for TFT means longer deposition time, which also leads to a lower production output and higher overall costs for the AM-LCD industry.<sup>5)</sup> The PECVD time can be shortened by increasing the deposition rate of the film, but doing so degrades the mobility and threshold voltage of the transistor.<sup>6)</sup> Similarly, the gate insulator amorphous silicon nitride (a-SiN<sub>x</sub>:H) should exceed 4000 Å to reduce the gate leakage. Also its PECVD rate needs to be low in order for the a-Si:H TFT to have a high electronic quality  $a-SiN_X$ :H/a-Si:H interface for optimum threshold voltage, subthreshold swing, and electrical stability.<sup>7)</sup> It is therefore desirable to search for a compromise between device electrical performance and production throughput by depositing thick  $a-SiN_X$ :H and aSi:H films in the shortest possible time without degrading the overall electrical characteristics of the a-Si:H TFT. One potential solution is depositing two amorphous silicon films as the active layers of the TFT: a thin layer of a low deposition rate film near the gate insulator interface in order to obtain high electronic quality a-Si:H film near the electron conduction channel, and a thick layer of high deposition rate film in the back channel to be used as the sacrificial layer during the etch back process. The a-SiN<sub>X</sub>:H deposition is also separated into a two-step process: a thin layer of low deposition rate film near the high electronic quality a-Si:H film for optimum electrical performance and stability, and a thick layer of high deposition rate film near the gate metal to reduce gate leakage current.

The concept of double a-Si:H layer structure for TFT was first proposed by Takeuchi and Katoh for the purpose of reducing a-Si:H TFT photo-response.<sup>8,9)</sup> Characteristic of dual amorphous silicon TFT was explored further by Kashiro et al., and it was concluded that the field-effect mobility is highly sensitive, and linearly proportional (up to 15 nm), to the thickness of the high electronic quality a-Si:H layer.<sup>10)</sup> A reduction in the thickness of the high quality film allows the defect states from the low quality film to interfere with the band bending at the  $a-SiN_x$ :H/a-Si:H interface, which causes the TFT's mobility to decrease. Tsai et al. investigated the effect of a low electronic quality film deposition rate on the overall electrical performance of the a-Si:H TFT.<sup>11)</sup> and concluded that with the increasing deposition rate the TFT's field-effect mobility decreases for the same reasoning as proposed by Kashiro. From these results it is clear that dual a-Si:H layer TFT's electrical performance can suffer due to the inclusion of the low quality film away from the  $a-SiN_X:H/a-Si:H$  interface. However, previous studies report only on the extrinsic characteristics of the a-Si:H TFT, which do not take source/ drain contact resistances into consideration; yet it is well known that the presence of significant contact resistance can mask the true electrical characteristics, or the intrinsic characteristics, of an a-Si:H TFT.<sup>12)</sup> Moreover it is not clear how the film thickness of a high quality a-Si:H affects the intrinsic and extrinsic properties of the advanced multilayer CLU TET atmosture Our massart work analyses in some

details the advanced multilayer a-Si:H TFT with dual a-Si:H and dual a-SiN<sub>X</sub>:H layers. We extract the electrical behaviors of the a-Si:H TFT and analyze the effect of a high quality amorphous silicon film thickness on the overall transistor performance by evaluating its intrinsic and extrinsic electrical characteristics. Based on our experimental results, we can i) quantify the effect of a high electronic quality a-Si:H thickness on the transistor's field-effect mobility, threshold voltage, subthreshold swing, and contact resistance, and ii) identify a minimum thickness of a high electronic quality a-Si:H layer required for the TFT to exhibit promising device electrical performance without unnecessarily extending the PECVD time. To our best knowledge this study is the first full analysis on the thickness effect of a high electronic quality amorphous silicon film, which include both the intrinsic and extrinsic properties of the transistor, on the dual a-Si:H and a-SiN<sub>X</sub>:H layers transistors.

#### 2. Experimental Methods

We fabricated back channel etched type inverted staggered transistor<sup>13</sup>) with patterned chromium gate (2000 Å thick) consisting of two layers of  $a-SiN_X$ :H and two layers of a-Si:H (Fig. 1): PECVD was used to deposit 3500 Å of nitrogen-rich hydrogenated a-SiN<sub>X</sub>:H at ~1800 Å/min (G2), 500 Å of a-SiN<sub>x</sub>:H deposited at  $\sim$ 1000 Å/min (G1), 100-600 Å of a-Si:H deposited at  $\sim$ 600 Å/min (A1), 1100–1600 Å of a-Si:H deposited at  $\sim$ 1200 Å/min (A2), and 700 Å of phosphorous doped amorphous silicon (n+ a-Si:H). The active island was dry-etched (SF<sub>6</sub> :  $Cl_2$  :  $O_2$  : He in 6 : 24 : 20:5 ratio) using a LAM 9400 TCP-RIE. Source and drain metallization includes the deposition and definition of sputtered molybdenum. Since the phosphorous from the n+ layer diffuses into the amorphous silicon film in the back channel etch TFT, it is necessary to perform dry over-etch to remove a fraction of the amorphous silicon film in order to reduce the leakage current between the source and drain;<sup>14)</sup> we dry-etched (HBr :  $Cl_2$  in 1 : 1 ratio) 700 Å of A2 in the channel region of the transistor using the LAM 9400 TCP-RIE. All patterning steps were performed using contact photolithography via a MA-6 mask aligner. The bi-layer a- $SiN_X$ :H surface roughness (RMS value) above the gate dielectric is about 1.1 nm. Both films have slightly different film stoichiometry, but are both N-rich (N/Si > 1.3); the Si– H content in the gate dielectric deposited at the lower rate is rather small (<0.5%). Total hydrogen content in the silicon nitride deposited at the higher rate ( $\sim 36 \pm 4\%$ ) is significantly larger in comparison to the film deposited at the lower rate ( $\sim 28.5 \pm 1.5\%$ ). The Tauc optical gap for the film deposited at higher and lower rates is about 4.6 and 5.2 eV, respectively. Table I shows the plates fabricated with different A1 and A2 a-Si:H thicknesses, denoted from here



Fig. 1. (Color online) Schematic cross-section of a-Si:H TFT used in this

Table I. A1 and A2 a-Si:H film thicknesses of the substrates used in this study.

| Plate ID | <i>t</i> <sub>A1</sub> (A) | $t_{A2}$ (A) |                |
|----------|----------------------------|--------------|----------------|
|          |                            | As deposited | Channel region |
| Var-1    | 100                        | 1600         | 900            |
| Var-2    | 200                        | 1500         | 800            |
| Var-3    | 300                        | 1400         | 700            |
| Var-4    | 400                        | 1300         | 600            |
| Var-5    | 500                        | 1200         | 500            |
| Var-6    | 600                        | 1100         | 400            |

on as  $t_{A1}$  and  $t_{A2}$  respectively. It is important for readers to remember that the  $t_{A2}$  values presented are the deposited thicknesses, not the final A2 thicknesses in the channel region of the TFTs after the back channel etch. Electrical measurements were conducted using HP 4156 at the room temperature, and the detail of experimental techniques has been discussed elsewhere.<sup>13)</sup>

#### 3. Parameter Extraction Methodology

Since the goal of this study focuses on the change in a-Si:H TFT performance with respect to  $t_{A1}$ , it is imperative that we develop accurate parameter extraction techniques that represent the true TFT electrical behaviors. Changes observed, if any, should be solely due to the differences caused by electrical properties change originating from varying  $t_{A1}$ , not artificial effects contributed by the parameter extraction method. We use two different methods of extrinsic parameter extraction, which does not take contact resistance of a-Si:H TFT into consideration, to minimize the possibility of introducing artifacts: linear<sup>15,16)</sup> and conductance<sup>17)</sup> methods. When extracting the a-Si:H TFT parameter via the linear method, a line fits the experimental data points of the  $I_{\rm D}-V_{\rm GS}$ , or transfer, characteristic in the linear regime (Fig. 2) or the  $I_{\rm D}^{1/2} - V_{\rm GS}$  characteristic in the saturation regime (Fig. 3); the data range selected is between 10-90% of the maximum drain current. The fitting line represents metal-oxide-semiconductor field-effect transistor (MOSFET) square law equations:

$$I_{\text{D-LIN}} = \frac{W}{L} C_{\text{INS}} \mu_{\text{FE1-LIN}} (V_{\text{GS}} - V_{\text{T1-LIN}}) V_{\text{DS-LIN}}, \quad (1)$$

$$I_{\text{D-SAT}}^{1/2} = \left(\frac{W}{2L}C_{\text{INS}}\mu_{\text{FE1-SAT}}\right)^{1/2} (V_{\text{GS}} - V_{\text{T1-SAT}}), \quad (2)$$

where W, L, and  $C_{\text{INS}}$  symbolize the a-Si:H TFT channel width, length, and gate insulator capacitance, respectively. Field-effect mobility values in the linear and saturation regime are denoted as  $\mu_{\text{FE1-LIN}}$  and  $\mu_{\text{FE1-SAT}}$ ; similarly threshold voltage values in each regime of operation are represented by  $V_{\text{T1-LIN}}$  and  $V_{\text{T1-SAT}}$ . The symbols  $V_{\text{GS}}$  and  $V_{\text{DS-LIN}}$  are the gate and drain biases with respect to the source terminal of the TFT. From the equations above it is clear that from the slope of the fitting line to the transfer characteristic we can extract the field-effect mobility values, and the *x*-intercept yields the threshold voltage.

The second method of parameter extraction is based on the conductance of the a-Si:H TFT. We begin by defining the linear regime channel conductance ( $\sigma_{CH-LIN}$ ) of the



Fig. 2. Linear regime transfer characteristics of the a-Si:H TFTs with different A1 and A2 a-Si:H thicknesses (top). Experimental data points are intentionally displayed as thin lines to show the variations among different transistors. Demonstration of the parameter extraction using the linear method for TFTs with  $t_{A1}$  of 300 Å is also included: figures represent data points collected and lines represent fitting equations. Demonstration of the parameter extraction using the conductance method: calculated  $\delta\sigma_{CH-LIN}/\delta V_{GS}$  and  $\delta^2\sigma_{CH-LIN}/\delta V_{GS}^2$  curves for TFTs (bottom) used in this experiment.

$$I_{\text{D-LIN}} = \frac{W}{L} C_{\text{INS}} \mu_{\text{FE2-LIN}} (V_{\text{GS}} - V_{\text{T1-LIN}}) V_{\text{DS-LIN}}, \qquad (3)$$

$$\sigma_{\text{CH-LIN}} \equiv \frac{\delta I_{\text{D-LIN}}}{\delta V_{\text{DS-LIN}}} = \frac{W}{L} C_{\text{INS}} \mu_{\text{FE2-LIN}} (V_{\text{GS}} - V_{\text{T1-LIN}}), \quad (4)$$

where  $\mu_{\text{FE2-LIN}}$  is the linear regime field-effect mobility. To obtain the field-effect mobility we take derivative of the channel conductance with respect to the gate bias (Fig. 2):

$$\frac{\delta\sigma_{\rm CH-LIN}}{\delta V_{\rm GS}} = \frac{W}{L} C_{\rm INS} \mu_{\rm FE2-LIN}.$$
(5)

It should be clarified that two separate field effect mobility notations are used for the same square law equation to distinguish the difference in extraction method:  $\mu_{\text{FE1-LIN}}$  in eq. (1) is a constant value with respect to  $V_{\text{GS}}$  and  $\mu_{\text{FE2-LIN}}$ from eq. (5) varies with gate bias. Threshold voltage extraction from the conductance method ( $V_{\text{T2-LIN}}$ ) is done by taking derivative of eq. (5) with respect to  $V_{\text{GS}}$ , and defining the maximum value as the threshold voltage. This choice is based on the fact that channel conductance changes with gate bias, as shown in Fig. 2. By defining threshold



Fig. 3. Saturation regime transfer characteristics of the a-Si:H TFTs with different A1 and A2 a-Si:H thicknesses (top). Experimental data points are intentionally displayed as thin lines to show the variations among different transistors. Demonstration of the parameter extraction using the linear method for TFTs with  $t_{A1}$  of 300 Å: figures represent data points collected and lines represent fitting equations. Demonstration of the parameter extraction of the parameter extraction using the conductance method: calculated  $\delta\sigma_{CH-SAT}/\delta V_{GS}$  and  $\delta^2 \sigma_{CH-SAT}/\delta V_{GS}^2$  curves for TFTs (bottom) used in this experiment.

we incorporate a physical origin to the threshold voltage parameter as the specific point where the maximum change in channel conductance with gate bias occurs.

Field-effect mobility extraction in the saturation regime  $(\mu_{\text{FE2-SAT}})$  also begins with the square law current equation:

$$I_{\text{D-SAT}} = \frac{W}{2L} C_{\text{INS}} \mu_{\text{FE2-SAT}} (V_{\text{GS}} - V_{\text{T1-SAT}})^2.$$
(6)

Since  $V_{\text{DS-SAT}} = V_{\text{GS}} - V_{\text{T1-SAT}}$  and  $dV_{\text{DS-SAT}} = dV_{\text{GS}}$ , the channel conductance in the saturation regime is

$$\sigma_{\text{CH-SAT}} \equiv \frac{\delta I_{\text{D-SAT}}}{\delta V_{\text{DS-SAT}}} = \frac{W}{L} C_{\text{INS}} \mu_{\text{FE2-SAT}} (V_{\text{GS}} - V_{\text{T-SAT}}), \quad (7)$$

and the change in channel conductance with respect to the gate bias is

$$\frac{\delta\sigma_{\text{CH-SAT}}}{\delta V_{\text{GS}}} = \frac{W}{L} C_{\text{INS}} \mu_{\text{FE2-SAT}}.$$
(8)

Figure 3 shows the extractions of field-effect mobility from the  $S = \frac{SV}{1 + 1} + \frac{SV}{1 + 1}$ 



Fig. 4. (Color online) Example of the  $R_{\text{TOTAL}}$ ,  $r_{\text{CH}}$ ,  $R_{\text{C}}(V_{\text{GS}})$ ,  $R_0$ , and  $\Delta L$  values extraction using TLM.



Fig. 5. Extraction of a-Si:H TFTs ( $t_{A1} = 100$ , 300, 600 Å) intrinsic mobility and threshold voltage by using channel conductivity versus gate voltage plot: symbols and lines represent experimental data and the bestfit line, respectively. Values of intrinsic mobility and threshold voltage shown belong to TFT with  $t_{A1}$  of 600 Å.

the  $\delta^2 \sigma_{\text{CH-SAT}} / \delta V_{\text{GS}}^2$  plot. Both  $\mu_{\text{FE2-LIN}}$  and  $\mu_{\text{FE2-SAT}}$  values are extracted from the conductance curves at the maximum conductance value; in both cases maximum values occur at  $V_{\text{GS}} = 20 \text{ V}$ . Subthreshold swings for the linear and saturation regimes of operation are defined as the inverse values of the steepest slopes of the respective  $I_{\text{D}}-V_{\text{GS}}$  semi-log plots.

For the intrinsic parameter extraction, we use the transmission line method (TLM) described by Kanicki *et al.*<sup>18</sup>) Detail description of the method will not be repeated here; instead we show examples of the data obtained by utilizing TLM in Figs. 4 and 5, plus the equation for total resistance ( $R_T$ ) of a-Si:H TFT during the linear regime of operation:<sup>18</sup>

$$R_{\rm T} = \frac{V_{\rm DS}}{I_{\rm D}} = r_{\rm CH}(V_{\rm GS})L + 2R_{\rm C}(V_{\rm GS})$$
(9)  
$$= \frac{L}{W\mu_i C_{\rm INS}(V_{\rm GS} - V_{\rm T-i})} + 2R_{\rm C}(V_{\rm GS}).$$

In eq. (9)  $r_{CH}(V_{GS})$ ,  $R_C(V_{GS})$ ,  $\mu_i$ , and  $V_{T-i}$  represent the



Fig. 6. Intrinsic mobility and threshold voltage, and linear and saturation regimes field-effect mobility, threshold voltage, subthreshold swing, contact resistances, and channel length deviation values for a-Si:H TFTs with different A1 thicknesses investigated in this work.

lity, and intrinsic threshold voltage, respectively. From Fig. 4, we can obtain the values of  $r_{\rm CH}(V_{\rm GS})$  and  $R_{\rm C}(V_{\rm GS})$  for a given gate voltage from the slope and the y-intercept, respectively, of a fitted line for the total resistances of the transistors with different channel lengths. The minimum contact resistance  $(R_0)$  and the effective channel length change ( $\Delta L$ ) are extracted from the intersection of all the  $R_{\rm T}$ fitted lines. Channel conductivity,  $S_{CH}(V_{GS})$ , is equal to the inverse value of the channel resistivity. One point worth noting is that due to the geometry of the TFT near its source and drain contacts, the actual transistor channel length is not the masked channel length L, but  $L + \Delta L$ . From plotting the channel conductance values with respect to the gate bias, and performing a linear fit to the data points, we can extract the intrinsic mobility and threshold voltage values respectively from the slope and the x-intercept of the best-fit line (Fig. 5).

#### 4. Results and Discussion

From the linear regime transfer characteristics of the a-Si:H TFTs shown in Fig. 2 (top), there is a slight increase in drain current with  $t_{A1}$ . The same trend can be seen from the saturation regime transfer characteristics from Fig. 3 (top). Changes in extrinsic threshold voltage and subthreshold swing, however, are inconspicuous from observing the I-Vcharacteristics. Figure 4 shows the values of  $R_{\rm C}(V_{\rm GS})$ ,  $R_0$ ,  $S_{\rm C}(V_{\rm C})$  and  $\Delta L$  of the endities of the second state of

# DOCKET



# Explore Litigation Insights

Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

# **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

## API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

### LAW FIRMS

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

## **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

## **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

