# IPR2012-0023 Exhibit XLNX-2007 Curriculum Vitae of Richard A. Blanchard, Ph.D.

### **Expertise**

- MOS and Bipolar Device Tech.
- Semiconductor Device Physics
- Microchip Fabrication & Analysis
- Electronic Systems
- Electrical & Electronic Failures
- ESD & EOS Failures
- Assembly & Packages

- CMOS, DMOS & BiCMOS Tech.
- Power IC's & Power Electronics
- Printed Circuit Board Mfg.
- Printable Electronics, including LEDs
- Semiconductor Process & Control
- Patents & Trade Secrets

### **Employment History**

From: 1991, Blanchard Associates

2008-

To: Present Mountain View, CA

Position: 2008-Present: Industry Consultant and Expert Witness

Blanchard Associates specializes in working with both start-ups and established companies in the development of new products as well as intellectual property. His projects have included the development of improved low voltage and high voltage MOS-gated devices and the development

of printable electronics such as LEDs and discrete

transistors. This work has included the identification of patentable material and work to protect this material. He is

also an Exclusive Expert for SVEWG.

From: 1998 Silicon Valley Expert Witness Group, Inc.

To: 2007 Mountain View, CA

Position: Exclusive Expert and Consultant

Silicon Valley Expert Witness Group, Inc. (SVEWG) is a high technology, "Silicon Valley" consulting company specializing in expert witness litigation support and



### Blanchard Curriculum Vitae IPR2012-00023

technology consulting. SVEWG has an extensive roster of world-class technology experts used in the defense and promotion of intellectual property rights and other litigation disputes. SVEWG Principals offer extensive inhouse technology, legal and business expertise and have direct access to senior litigation and technology consultants worldwide.

From: 1991 Failure Analysis Associates, Inc. (Now named

"Exponent")

To: 1998 Menlo Park, CA

Position: Principal Engineer & Division Manager

Responsible for the Electrical/Electronic Division of Failure Analysis Associates providing consulting services to the electrical and electronics industry. Specific duties include:

 Semiconductor devices. Failure analysis and reverse engineering of solid-state electronic components and circuits. Semiconductor processing and semiconductor process equipment. Semiconductor manufacturing and process control.

- Failure analysis of electric and electronic systems, subsystems, and components, including causes of electrical fires
- Reliability modeling and lifetime prediction of electrical and electronic systems and subsystems
- Automotive electronics. Design of discrete devices and integrated circuits
- Power Electronics. Power MOS and Smart Power Technologies

From: 1987 **IXYS Corporation** 

To: 1991 San Jose, CA

Position: Senior Vice President

Responsible for the development of IC products. Established an in-house CAD capability. Recruited an IC design team and coordinated the definition and development of IXYS ICs. Identified, qualified and monitored the IC foundries that manufactured these circuits. Set up testing capability at IXYS. Coordinated



## Blanchard Curriculum Vitae IPR2012-00023

assembly on IC's. Worked on various MOSFET and

IGBT device, test, and assembly problems.

From: 1982 **Siliconix, Inc.** To: 1987 Santa Clara, CA

Position: Vice President, Engineering

Other titles held at Siliconix, Inc. were Engineering Manager (1982-1983) and Director (1983-1984). Responsible for the development of advanced process technology and the design of both discrete devices (JFETs, lateral and vertical DMOS transistors) and integrated circuits (low and high voltage CMOS,

D/CMOS and bipolar-JFET). Personally responsible for many key innovations and inventions in power MOS and D/CMOS IC technology and their assembly and test requirements. He submitted approximately 20 patent disclosures while employed at Siliconix, Inc. He holds the two key "trench FET" patents, of which he is the sole

inventor.

From: 1976 **Supertex, Inc.** To: 1982 Sunnyvale, CA

Position: Founder and Vice President, MOS Power Products

Responsible for investigation of new semiconductor devices and new technologies. In charge of Power MOS device research, design and development. His work lead to the design and development of both the discrete power MOS device family and the high voltage IC (HVIC) family sold by Supertex, Inc. Responsible for an in-

house assembly area as well as engineering aspects of

power MOS and HVIC testing.

From: 1976 **Cognition, Inc.**To: 1978 Mountain View, CA

Position: Founder and Consulting Engineer

Responsible for developing the process technology for fabricating monolithic silicon pressure sensors. A process line was established for the manufacture of piezoresistive pressure sensors, including the precision etching of thin

silicon diaphragms.



### Blanchard Curriculum Vitae IPR2012-00023

From: 1974 **Foothill College**To: 1978 Los Altos Hills, CA

Position: Associate Professor, Assistant Division Chairman,

Engineering & Technology Division

Accomplishments included developing the curriculum for the Semiconductor Technology Program, and establishing a small processing facility for teaching students the fundamentals of semiconductor technology. Supervised approximately 60 instructors in the evening

and off-campus programs.

From: 1974 **Independent Consultant** 

To: 1976 Los Altos Hills, CA

Duties: Consultant to the semiconductor industry, including

court appointed "Special Master" in the <u>Fairchild</u>

Semiconductor Corporation v. National Semiconductor

<u>Corporation</u> Isoplanar patent suit.

From: 1970 Fairchild Semiconductor

To: 1974 Mountain View, CA

Position: Senior Engineer, Department Manager

Responsible for the fabrication of the integrated circuits in the Polaroid SX-70 camera. Technologies directly related to this work include standard bipolar technology, bipolar- MOS technology, silicon gate technology and

flip-chip assembly technology.

### **Patents**

| Patent No. | <b>Date Issued</b> | <u>Title</u>                                               |
|------------|--------------------|------------------------------------------------------------|
| 8,330,213  | 12/11/2012         | Power Semiconductor Devices, Methods, and Structures       |
|            |                    | with Embedded Dielectric Layers Containing Permanent       |
|            |                    | Charges                                                    |
| 8,330,217  | 12/11/2012         | Devices, Methods, and Systems with MOS-Gated Trench-       |
|            |                    | to-Trench Lateral, Current Flow                            |
| 8,133,768  | 03/13/2012         | Method of Manufacturing a Light Emitting Photovoltaic or   |
|            |                    | Other Electronic Apparatus and System                      |
| 8,049,271  | 11/01/2011         | Power Semiconductor Device Having a Voltage Sustaining     |
|            |                    | Layer with a Terraced Trench Formation of Floating Islands |
| 7.989.293  | 08/02/2011         | Trench Device Structure and Fabrication                    |



| Blanchard Curriculum Vitae |
|----------------------------|
| IPR2012-00023              |

| IPR2012-00       | 0023         |                                                                                         |
|------------------|--------------|-----------------------------------------------------------------------------------------|
| 7,825,492        | 11/02/2010   | Isolated Vertical Power Device Structure with Both N-                                   |
|                  |              | Doped and P-Doped Trenches                                                              |
| 7,745,885        | 06/29/2010   | High Voltage Power MOSFET Having Low On-Resistance                                      |
| 7,736,976        | 06/15/2010   | Method for Fabricating a Power Semiconductor Device                                     |
|                  |              | Having a Voltage Sustaining Layer with a Terraced Trench                                |
|                  |              | Facilitating Formation of Floating Islands                                              |
| 7,705,397        | 04/27/2010   | Devices, Methods, and Systems with MOS-Gated Trench-                                    |
|                  |              | to-Trench Lateral Current Flow                                                          |
| 7,704,842        | 04/27/2010   | Lateral High-Voltage Transistor with Vertically-Extended                                |
|                  |              | Voltage-Equalized Drift Region                                                          |
| 7,586,165        | 09/08/2009   | Microelectromechanical Systems (MEMS) Device                                            |
|                  |              | Including a Superlattice                                                                |
| 7,586,148        | 09/08/2009   | Power Semiconductor Device Having a Voltage Sustaining                                  |
|                  |              | Region that Includes Doped Columns Formed by Terraced                                   |
|                  |              | Trenches                                                                                |
| 7,557,394        | 07/07/2009   | High-Voltage Transistor Fabrication with Trench Etching                                 |
|                  |              | Technique                                                                               |
| 7,544,544        | 06/09/2009   | Low Capacitance Two-Terminal Barrier Controlled TVS                                     |
|                  |              | Diodes                                                                                  |
| 7,535,041        | 05/19/2009   | Method for Making a Semiconductor Device Including                                      |
|                  |              | Regions of Band-Engineered Semiconductor Superlattice to                                |
|                  | 0.514.010.00 | Reduce Device-On Resistance                                                             |
| 7,531,850        | 05/12/2009   | Semiconductor Device Including a Memory Cell with a                                     |
| <b>5.531.030</b> | 0540000      | Negative Differential Resistance (NDR) Device                                           |
| 7,531,829        | 05/12/2009   | Semiconductor Device Including Regions of Band-                                         |
|                  |              | Engineered Semiconductor Superlattice to Reduce Device-                                 |
| 7.504.205        | 02/17/2000   | On Resistance                                                                           |
| 7,504,305        | 03/17/2009   | Technique for Forming the Deep Doped Regions in                                         |
| 7 472 066        | 01/06/2000   | Superjunction Devices                                                                   |
| 7,473,966        | 01/06/2009   | Oxide-Bypassed Lateral High Voltage Structures and                                      |
| 7 442 594        | 10/20/2000   | Methods  Isolated Ventical Dayson Daying Structure with Both N                          |
| 7,442,584        | 10/28/2008   | Isolated Vertical Power Device Structure with Both N-                                   |
| 7 411 240        | 08/12/2008   | Doped and P-Doped Trenches  Lateral High Voltage Transister with Vertically Extended    |
| 7,411,249        | 06/12/2006   | Lateral High-Voltage Transistor with Vertically-Extended Voltage-Equalized Drift Region |
| 7,397,097        | 07/08/2008   | Integrated Released Beam Layer Structure Fabricated in                                  |
| 1,371,071        | 0770072000   | Trenches and Manufacturing Method Thereof                                               |
| 7,339,252        | 03/04/2008   | Semiconductor Having Thick Dielectric Regions                                           |
| 7,304,347        | 12/04/2007   | Method for Fabricating a Power Semiconductor Device                                     |
| 7,504,547        | 1210712001   | Having a Voltage Sustaining Layer with a Terraced Trench                                |
|                  |              | The ting a totage bustuming Dayor with a refraced french                                |



## DOCKET

## Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

### **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

### **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

### **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

