# Exhibit L

DOCKET ALARM Find authenticated court documents without watermarks at <u>docketalarm.com</u>.

#### IN THE UNITED STATES PATENT AND TRADEMARK OFFICE

| Application<br>Number:           | 12/268,386                            | Correspondence<br>Address Customer<br>Number:      | 30232                 |
|----------------------------------|---------------------------------------|----------------------------------------------------|-----------------------|
| Filing or 371 (c)<br>Date:       | 11-10-2008                            | Status:                                            | Patented Case         |
| Application<br>Type:             | Utility                               | Status Date:                                       | 09-23-2015            |
| Examiner Name:                   | <u>CHIU, TSZ K</u>                    | Location:                                          | ELECTRONIC            |
| Group Art Unit:                  | 2822                                  | Location Date:                                     | -                     |
| Confirmation<br>Number:          | 8139                                  | Earliest<br>Publication No:                        | US 2009-0067210<br>A1 |
| Attorney Docket<br>Number:       | E081110.3DS.US                        | Earliest<br>Publication Date:                      | 03-12-2009            |
| Class / Subclass:                | 257/347                               | Patent Number:                                     | -                     |
| First Named<br>Inventor:         | Glenn J. Leedy ,<br>Parkland, FL (US) | Issue Date of Patent:                              | -                     |
| First Named<br>Applicant:        | -                                     | International<br>Registration<br>Number (Hague):   | -                     |
| Entity Status:                   | Small                                 | International<br>Registration<br>Publication Date: | -                     |
| AIA (First<br>Inventor to File): | No                                    |                                                    |                       |
|                                  |                                       |                                                    |                       |

Title of Invention:

## <u>AMENDMENT</u>

THREE DIMENSIONAL STRUCTURE MEMORY

Sir:

DOCKET

Please amend the claims as follows:

#### Amendments of the Claims

This listing of claims will replace all prior versions and listings of claims in the application:

#### Listing of Claims

#### 1-87. (canceled)

88. (Currently amended) A stacked integrated circuit memory comprising:

at least one logic integrated circuit, wherein the at least one logic integrated circuit is one of: a thin substantially flexible integrated circuit, and capable of forming a thin substantially flexible integrated circuit;

at least one thin substantially flexible memory integrated circuit positioned in a stacked relation to said at least one logic integrated circuit; and

interconnections electrically connecting the at least one logic integrated circuit and the at least one thin substantially flexible memory integrated circuit;

wherein at least one of the at least one logic integrated circuit and the at least one thin substantially flexible memory integrated circuit comprises a monocrystalline semiconductor substrate of one piece<del>,;</del> and

wherein the at least one of the at least one logic integrated circuit and the at least one thin substantially flexible memory integrated circuit has formed thereon a <del>low-stress</del> silicon-based dielectric layer having a stress of less than  $5 \times 10^8$  dynes/cm<sup>2</sup> tensile plurality of dielectric layers having a combined thickness and including one or more

silicon-based dielectric layers that are flexible, the one or more dielectric layers that are flexible comprising a majority of the combined thickness.

89. (Currently amended) The stacked integrated circuit memory of claim 88, wherein the interconnections electrically connecting the at least one logic integrated circuit and the at least one thin substantially flexible memory integrated circuit are vertical interconnections internal to the stacked integrated circuit memory; and wherein the one or more silicon-based dielectric layers that are flexible have a stress of less than  $5 \times 10^8$  dynes/cm<sup>2</sup> tensile.

90. (Currently amended) The stacked integrated circuit memory of <u>claim 88 claim 89</u>, wherein at least one of the logic integrated circuit and the at least one thin substantially flexible memory integrated circuit comprises one of a single crystal semiconductor material and polysilicon semiconductor material.

91. (Currently amended) The stacked integrated circuit memory of <u>elaim 88 claim 89</u>, wherein at least one of the at least one logic integrated circuit and the at least one thin substantially flexible memory integrated circuit have a thickness of less than about 50 microns.

92. (Currently amended) The stacked integrated circuit memory of <u>elaim 88 claim 89</u>, wherein at least one of the at least one logic integrated circuit and the at least one thin

substantially flexible memory integrated circuit have a thickness of less than about 10 microns.

93. (Currently amended) The stacked integrated circuit memory of <u>claim 88 claim 89</u>, wherein the at least one thin substantially flexible memory integrated circuit has a different process technology from the at least one logic integrated circuit.

94. (Previously presented) The stacked integrated circuit memory of claim 93, wherein the different process technology is one of DRAM, SRAM, FLASH, EEPROM, EPROM, Ferroelectric and Giant Magneto Resistance.

95. (Currently amended) The stacked integrated circuit memory of <u>elaim 88</u> <u>claim 89</u>, wherein at least one of the at least one logic integrated circuit and the at least one thin substantially flexible memory integrated circuit comprise active circuit devices and passive circuit devices.

96. (Currently amended) The stacked integrated circuit memory of <u>claim 88</u> <u>claim 89</u>, wherein the at least one logic integrated circuit comprises at least two logic integrated circuits, wherein a plurality of data bytes are transferred between the logic integrated circuits with at least some of the interconnections.

## DOCKET A L A R M



# Explore Litigation Insights

Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

## **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time alerts** and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

## **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

## API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

## LAW FIRMS

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

## FINANCIAL INSTITUTIONS

Litigation and bankruptcy checks for companies and debtors.

## E-DISCOVERY AND LEGAL VENDORS

Sync your system to PACER to automate legal marketing.