Case 3:21-cv-09773-JD Document 62-8 Filed 03/20/23 Page 1 of 56

# **EXHIBIT** A

**DOCKET A L A R M** Find authenticated court documents without watermarks at <u>docketalarm.com</u>.



### **Vojin G. Oklobdzija,** Ph.D., IEEE Life Fellow Professor Emeritus, University of California Past-President, IEEE Circuits and Systems Society, 2014, 2015

(Phonetic spelling: Vo-in Oklob-j-a)

#### **Contact:**

Address: 1285 Grizzly Peak Blvd, Berkeley, CA 94708 *Telephone and email:* 510-230-3267; <u>vojin@ieee.org</u>, <u>vojin@acsel-</u> <u>lab.com</u>, <u>vojin@integration-corp.com</u>

#### Expertise

- Computer System Design and Computer Architecture
- VLSI Circuits and Systems
- System Clocking and Clocked Storage Elements
- Logic Design and Machine Organization
- Low-Power Design and Technology
- Computer Arithmetic: VLSI adders, multipliers arithmetic, crypto processors
- Microprocessor Design
- Design for Testability and Fault-Tolerant Computer Design

#### **Professional Summary**

Expert witness with 23 years of experience, provided testimony in civil jury trial, and ITC court in Washington, D.C. Provided ten deposition testimonies, written over 30 expert reports on infringement, claim construction, participated in patent review.

Over 40 years of experience in computer and semiconductor industry and 28 years of consulting experience for most major computer and semiconductor companies in the USA and abroad. Twenty years in academic position, reaching the highest Full Professor level in five years and IEEE Fellow, followed by IEEE Life Fellow (highest) level in engineering profession.

#### **Employment History:**

DOCKET

| From:<br>To: | 2018<br>on<br>Position:      | SambaNova Systems Inc.<br>Palo Alto, California<br>Senior Principal Engineer<br>Machine Learning: Processor design and development. Responsible for the<br>Arithmetic Unit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| From:<br>To: | 2016<br>2018<br>Position:    | <b>Esperanto Technologies Inc</b><br>Mt. View, California<br>Founding Member<br>Massively parallel, ultra-low-power microprocessor system development.<br>Working on low-power and low-voltage design in order to achieve minimal<br>power operation for a given performance.                                                                                                                                                                                                                                                                                                                                                               |
| From:<br>To: | 2013<br>on<br>Position:      | Silicon Analytics Inc.<br>San Jose, California<br>Founder and President<br>Expertise and tool development for power optimization. Targeting low and<br>ultra-low power design.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| From:<br>To: | 2013<br>2014<br>Position:    | <b>Skyera Inc.</b><br>San Jose, California<br><i>Senior Director, Processor Development</i><br>Design of a massively parallel processor supporting Solid-State, Peta-Byte<br>storage array. Managing entire processor design team.                                                                                                                                                                                                                                                                                                                                                                                                          |
| From:<br>To: | 1996<br>Present<br>Position: | Integration Corp.<br>Berkeley, California<br>President and CEO<br>Processor design services: Developed fastest encryption processor for Blue<br>Steel Networks (sold to Broadcom for \$150M). Designed and developed<br>network encryption processor for Digital Archways. Design and developed<br>Media and Floating-Point Processor for BOPS Inc.                                                                                                                                                                                                                                                                                         |
| From:<br>To: | 1992<br>Present<br>Position: | Advanced Computer Systems Engineering Laboratory<br>Currently: Berkeley, California<br><i>Director</i><br>Conducting research in: Low-Power systems and processor development with<br>implementations in multi-media, cryptography and wireless communication.<br>Developed a comprehensive family of clocked storage elements and clocking<br>strategies for high performance and low-power applications; optimization<br>method for digital circuits and system design resulting in up to 50% energy<br>savings; the fastest parallel multiplier, adder and method for generation,<br>estimation and comparison of arithmetic structures. |
| From:<br>To: | 1991<br>Present<br>Position: | <b>University of California Davis</b><br>Davis, CA<br>Professor Emeritus, 2006-Present                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|              |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Page 2

A L A R M Find authenticated court documents without watermarks at <u>docketalarm.com</u>.

1991-2006: Full Professor, Electrical and Computer Engineering Department 2007 University of Texas at Dallas 2010 Dallas, TX Visiting Professor; Director of Systems and Circuits Group (2007-2010), Position: Adjunct Professor (2010 – 2012) 2005 Sydney University 2007 Sydney, Australia Computer Engineering Chair and Chair Professor, Department of Electrical Position: and Information Engineering (ARC funding \$1,900,000). 03/2004 Ecole Polytechnique Federale de Lausanne, EPFL 10/2004 Lauranna Cruitmauland

| To:   | 10/2004   | Lausanne, Switzerland                                             |
|-------|-----------|-------------------------------------------------------------------|
|       | Position: | Visiting Professor, Processor Architecture Laboratory             |
|       |           | Developed and taught a new doctoral course in computer arithmetic |
| From: | 07/2003   | Government of Korea                                               |

From:

From:

From:

DOCKE

To:

To:

- To: 12/2003 Seoul, Korea Position: Distinguished Visiting Professor, Korea Information Technology Assessment Program Established research program in digital media and secured a three year grant in "Power Minimization for Media Signal Processing" from the Korean government (appx: \$300,000). Established and taught the course titled: "Digital System Engineering".
- From:1998University of California at BerkeleyTo:1990Berkeley, CAPosition:Visiting IBM Faculty, Electrical Engineering and Computer ScienceDepartmentTeaching: Upper level courses: CS150 Digital System Design, CS152:<br/>Computer System Design and Organization. Graduate courses: CS252<br/>Computer System Architecture, CS292I VLSI Implementation of Fast<br/>Computer Arithmetic. Assisted in preliminary evaluation and preparation of<br/>Patterson-Hennessy book "Computer Architecture: A Quantitative Approach".

| From:<br>To: | 1996<br>1998<br>Position: | Siemens Corporation<br>San Jose, CA<br>Architecture / Circuit Design Manager<br>Development of Full-Custom high-performance arithmetic units. Chief<br>architect for Siemens / Infineon TriCore line of integrated RISC-DSP<br>controller. Development of and embedded Logic-DRAM processor (32-bit,<br>RISC + DSP). Managed a group of 15 engineers. |
|--------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| From:<br>To: | 1982<br>1991<br>Position: | <b>IBM T.J. Watson Research Center</b><br>Yorktown Heights, NY<br><i>Research Staff Member</i><br>My work was in the areas of: <i>Systems and Architecture, CPU and Floating-</i>                                                                                                                                                                     |

Page 3

Find authenticated court documents without watermarks at docketalarm.com.

|              |                           | <ul> <li>Point processor design, Circuit design, Design for Testability</li> <li>Development and implementation of VLSI RISC architectures:</li> <li>1. High Performance 801 (first RISC microprocessor) for PC-RT (ROMP-E project).</li> <li>2. Very high performance Super-Scalar RISC Architecture, RS/6000: floating point processor and system organization. (current PowerPC architecture)</li> <li>3. Architectural definition and design of VLSI-RISC type processor to be used in a highly parallel super-computer. IBM SP-2.</li> </ul> |
|--------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| From:<br>To: | 1979<br>1982<br>Position: | <b>Xerox Corp.</b><br>El Segundo, CA<br><i>Member of the Engineering Staff, Microelectronics Center</i><br>Work on the VLSI microprocessors design and diagnostic. Chip set for the first<br>Workstation – Xerox Alto.                                                                                                                                                                                                                                                                                                                            |
| From:<br>To: | 1977<br>1982<br>Position: | UCLA<br>Los Angeles, CA<br><i>Research Assistant &amp; Senior Research Engineer, Computer Science</i><br><i>Department</i><br>Worked on VLSI Design and Testability, VLSI Design Methodology, Fault-<br>Tolerant Computer Design and High Reliability, Computer Arithmetic and<br>Design of Arithmetic Processor.                                                                                                                                                                                                                                 |
| From:<br>To: | 1974<br>1976<br>Position: | <b>University of Belgrade</b><br>Belgrade, Yugoslavia<br>Assistant Professor, Electrical Engineering Department<br>Research and teaching in Analog and Digital Electronics.                                                                                                                                                                                                                                                                                                                                                                       |
| From:<br>To: | 1973<br>1974<br>Position: | <b>Institute for Automation and Telecommunications</b><br>Belgrade Yugoslavia<br><i>Research Engineer</i><br>Design of non-standard analog circuitry for the analog part of the state of the art<br>hybrid computer (project with USSR). Design of an Analog Multiplier based on<br>Time Division Concept.                                                                                                                                                                                                                                        |
| From:<br>To: | 1971<br>1973<br>Position: | <b>Institute of Physics</b><br>Belgrade Yugoslavia<br><i>Research Physicist</i><br>Experimental work in plasma physics with extensive use of computer tools for<br>simulation and data acquisition. Written software in Fortran on IBM 360/44 and<br>CDC 6600.                                                                                                                                                                                                                                                                                    |

#### **Current and Past Professional Service:**

DOCKET

- Past-President, IEEE Circuits Systems Society
- President, IEEE Circuits and Systems Society (2014, 2015)
- President Elect, IEEE Circuits and Systems Society (2013).
- Vice President, Technical Activities, IEEE Circuits and Systems Society (2009-2013)
- General Chair: International Symposium on Low-Power Electronics, 2010.

Page 4

A L A R M Find authenticated court documents without watermarks at <u>docketalarm.com</u>.

# DOCKET



# Explore Litigation Insights

Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

## **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

### **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

# **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

#### API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

#### LAW FIRMS

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

#### **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

#### **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

