# EXHIBIT 5



US008898611B2

# (12) United States Patent

## Konda

## (10) Patent No.:

## US 8.898.611 B2

(45) Date of Patent:

Nov. 25, 2014

## (54) VLSI LAYOUTS OF FULLY CONNECTED GENERALIZED AND PYRAMID NETWORKS WITH LOCALITY EXPLOITATION

(75) Inventor: Venkat Konda, San Jose, CA (US)

(73) Assignee: Konda Technologies Inc., San Jose, CA

(US)

(\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35

U.S.C. 154(b) by 116 days.

(21) Appl. No.: 13/502,207

(22) PCT Filed: Oct. 16, 2010

(86) PCT No.: PCT/US2010/052984

§ 371 (c)(1),

(2), (4) Date: **Apr. 16, 2012** 

(87) PCT Pub. No.: WO2011/047368

PCT Pub. Date: Apr. 21, 2011

(65) **Prior Publication Data** 

US 2012/0269190 A1 Oct. 25, 2012

## Related U.S. Application Data

- (60) Provisional application No. 61/252,603, filed on Oct. 16, 2009, provisional application No. 61/252,609, filed on Oct. 16, 2009.
- (51) **Int. Cl. G06F 17/50** (2006.01)

### (56) References Cited

### U.S. PATENT DOCUMENTS

Primary Examiner — Suchin Parihar

## (57) ABSTRACT

VLSI layouts of generalized multi-stage and pyramid networks for broadcast, unicast and multicast connections are presented using only horizontal and vertical links with spacial locality exploitation. The VLSI layouts employ shuffle exchange links where outlet links of cross links from switches in a stage in one sub-integrated circuit block are connected to inlet links of switches in the succeeding stage in another sub-integrated circuit block so that said cross links are either vertical links or horizontal and vice versa. Furthermore the shuffle exchange links are employed between different subintegrated circuit blocks so that spacially nearer sub-integrated circuit blocks are connected with shorter links compared to the shuffle exchange links between spacially farther sub-integrated circuit blocks. In one embodiment the subintegrated circuit blocks are arranged in a hypercube arrangement in a two-dimensional plane. The VLSI layouts exploit the benefits of significantly lower cross points, lower signal latency, lower power and full connectivity with significantly fast compilation.

The VLSI layouts with spacial locality exploitation presented are applicable to generalized multi-stage and pyramid networks, generalized folded multi-stage and pyramid networks, generalized butterfly fat tree and pyramid networks, generalized multi-link multi-stage and pyramid networks, generalized folded multi-link multi-stage and pyramid networks, generalized multi-link butterfly fat tree and pyramid networks, generalized multi-link butterfly fat tree and pyramid networks, generalized hypercube networks, and generalized cube connected cycles networks for speedup of s≥1. The embodiments of VLSI layouts are useful in wide target applications such as FPGAs, CPLDs, pSoCs, ASIC placement and route tools, networking applications, parallel & distributed computing, and reconfigurable computing.

## 20 Claims, 43 Drawing Sheets





# **US 8,898,611 B2**Page 2

| (56) | References Cited U.S. PATENT DOCUMENTS |        |                             | 8,170,040 B2<br>8,269,523 B2 |              | Konda 370/408 |
|------|----------------------------------------|--------|-----------------------------|------------------------------|--------------|---------------|
|      |                                        |        |                             | -,,                          | 9/2012 Konda |               |
|      |                                        |        |                             | 8,363,649 B2                 | 1/2013       | Konda 370/388 |
|      | 6,185,220 B1                           | 2/2001 | Muthukrishnan et al 370/411 | 2004/0150422 A1*             | 8/2004       | Wong 326/41   |
|      | 6,335,930 B1*                          | 1/2002 | Lee 370/387                 |                              |              | _             |
|      | 6,940,308 B2*                          | 9/2005 | Wong 326/41                 | * cited by examiner          |              |               |







U.S. Patent

Nov. 25, 2014

Sheet 2 of 43

US 8,898,611 B2



# DOCKET

# Explore Litigation Insights



Docket Alarm provides insights to develop a more informed litigation strategy and the peace of mind of knowing you're on top of things.

# **Real-Time Litigation Alerts**



Keep your litigation team up-to-date with **real-time** alerts and advanced team management tools built for the enterprise, all while greatly reducing PACER spend.

Our comprehensive service means we can handle Federal, State, and Administrative courts across the country.

## **Advanced Docket Research**



With over 230 million records, Docket Alarm's cloud-native docket research platform finds what other services can't. Coverage includes Federal, State, plus PTAB, TTAB, ITC and NLRB decisions, all in one place.

Identify arguments that have been successful in the past with full text, pinpoint searching. Link to case law cited within any court document via Fastcase.

## **Analytics At Your Fingertips**



Learn what happened the last time a particular judge, opposing counsel or company faced cases similar to yours.

Advanced out-of-the-box PTAB and TTAB analytics are always at your fingertips.

## API

Docket Alarm offers a powerful API (application programming interface) to developers that want to integrate case filings into their apps.

## **LAW FIRMS**

Build custom dashboards for your attorneys and clients with live data direct from the court.

Automate many repetitive legal tasks like conflict checks, document management, and marketing.

## **FINANCIAL INSTITUTIONS**

Litigation and bankruptcy checks for companies and debtors.

## **E-DISCOVERY AND LEGAL VENDORS**

Sync your system to PACER to automate legal marketing.

